

# Application Note I<sup>2</sup>C Bus Multiplexer AN-CM-285

# Abstract

This app note will explain how to build a bidirectional four-channel  ${}^{P}C$  bus multiplexer circuit and will also discuss how to use the circuit as a level shifter depending on SLG46826 IC



# I<sup>2</sup>C Bus Multiplexer

# Contents

| Ab  | stract                           | 1 |
|-----|----------------------------------|---|
| Со  | ntents                           | 2 |
| Fig | ures                             | 2 |
| Ta  | oles                             | 2 |
| 1   | Terms and Definitions            | 3 |
| 2   | References                       | 3 |
| 3   | Introduction                     | 4 |
| 4   | I <sup>2</sup> C Protocol        | 5 |
| 5   | I <sup>2</sup> C Bus Multiplexer | 6 |
| 6   | GreenPAK Design                  | 7 |
|     | 6.1 SDA Line Multiplexer         | 7 |
|     | 6.2 SCL Line Multiplexer 1       | 0 |
| 7   | Level Shifting Feature           | 1 |
| 8   | Results1                         | 2 |
| 9   | Conclusions 1                    | 3 |

# **Figures**

| Figure 1: I <sup>2</sup> C Network Diagram                    | 5 |
|---------------------------------------------------------------|---|
| Figure 2: I <sup>2</sup> C Bus Multiplexer IC Diagram         |   |
| Figure 3: SDA Line Mux Design                                 | 7 |
| Figure 4: Pin 6 Properties                                    | 8 |
| Figure 5: MF1 (Multifunction Block) Configuration             |   |
| Figure 6: SCL Line Mux Design 1                               | 0 |
| Figure 7: I <sup>2</sup> C-LCDs Outputs After Implementation1 | 2 |

# **Tables**

| Table 1: Selecting Inputs States                      | . 10 | 0 |
|-------------------------------------------------------|------|---|
| Table 2: GreenPAK Pins Map of Implemented Multiplexer | . 11 | 1 |

2 of 14

#### I<sup>2</sup>C Bus Multiplexer



## **1** Terms and Definitions

| I <sup>2</sup> C | Inter-Integrated Circuit |
|------------------|--------------------------|
|                  | inter integrated encare  |

- SDA Serial Data Line
- SCL Serial Clock Line
- LUT Look-up table
- NOR A digital logic gate that gives a true (1 or high) output if the two inputs are 0s

# 2 References

For related documents and software, please visit:

https://www.dialog-semiconductor.com/configurable-mixed-signal.

Download our free GreenPAK<sup>™</sup> Designer software [1] to open the .gp files [2] and view the proposed circuit design. Use the GreenPAK development tools [3] to freeze the design into your own customized IC in a matter of minutes. Dialog Semiconductor provides a complete library of application notes [4] featuring design examples as well as explanations of features and blocks within the Dialog IC.

- [1] GreenPAK Designer Software, Software Download and User Guide, Dialog Semiconductor
- [2] AN-CM-285 I2C Bus Multiplexer.gp, GreenPAK Design File, Dialog Semiconductor
- [3] GreenPAK Development Tools, GreenPAK Development Tools Webpage, Dialog Semiconductor
- [4] GreenPAK Application Notes, GreenPAK Application Notes Webpage, Dialog Semiconductor
- [5] SLG46826V, Datasheet, Dialog Semiconductor.
- [6] www.i2c.info



# 3 Introduction

In this app note we will clarify how to build a bidirectional 2-bit mux circuit that can be used with I<sup>2</sup>C lines. The circuit also has the extra functionality of operating as a level shifter, if needed. The design is based upon the GreenPAK SLG46826V, although any GreenPAK with I<sup>2</sup>C can work for this purpose. Due to the bidirectionality of the SDA and SCL lines, this design can be utilized for single-master or multi-master I<sup>2</sup>C communication.

The SLG46826V GPAK is a dual-rail IC that includes all the elements needed to construct a bidirectional multiplexer circuit suiting the I<sup>2</sup>C protocol. Use of the GPAK IC enables a small form factor. In addition to the already-small size to implement the I<sup>2</sup>C multiplexer circuit, the GreenPAK is also able to integrate the Oscillator and Pull-up resistors needed for the circuit.

The design has been optimized for a real world application and can be easily modified to fit the requirements of the reader's system.

It has been examined by placing it within an I<sup>2</sup>C network comprised of an Arduino board and four I<sup>2</sup>C-LCD screens, wherein each screen contains the same I<sup>2</sup>C address. Each screen was individually written-to with the help of the designed GreenPAK IC.





# 4 I<sup>2</sup>C Protocol

Connecting two or more devices to transmit and receive information requires a special path of communication, controlled by a communication protocol shared by both the sender and the receiver. An Inter-Integrated Circuit bus, also known as I<sup>2</sup>C, is a very common bidirectional communication bus, using two lines to send serial information between devices.

I<sup>2</sup>C is used to create a network of communication between a controller and a set of peripherals. It has become supported by numerous electronic sensors and actuators because it's efficient and easy to route. The I<sup>2</sup>C bus supports 7-bit and 10-bit address space device and consists of two signal lines: SCL and SDA lines, which are used to communicate with the devices. The SCL stands for 'serial clock' which carries a clock signal driven by the master. The SDA stands for 'serial data', whereupon the master and slave can both send and receive data. When there is no transfer between I<sup>2</sup>C peripherals, both SCL and SDA lines are pulled up to  $V_{DD}$ .

We can connect up to 128 devices using I<sup>2</sup>C protocol, all sharing the same SCL and SDA lines. A small-scale example is shown in Figure 1.

Systems often require several different supply voltages for different ICs, and peripherals today are often linked to the microcontroller with the help of an I<sup>2</sup>C bus and an I<sup>2</sup>C level shifter or I<sup>2</sup>C-bus multiplexer to resolve compatibility.







# 5 I<sup>2</sup>C Bus Multiplexer

In I<sup>2</sup>C networks every device must have a unique unrepeated address to achieve communication between the master and slave correctly, but when many sensors and peripherals are combined on the same bus it may happen that the same I<sup>2</sup>C address is allocated to more than one device. To solve this problem, we implement a unique multiplexing circuit that connects slaves having the same address to the communication buses, and we may interchange channels through the polling inputs.

The I<sup>2</sup>C bus multiplexer circuit is a bidirectional selector for both buses SCL and SDA, designed using the SLG46826 dual-rail IC to build a four-channel output mux circuit as illustrated in Figure 2. The bi-directionality of the SCL line, though not required for a single-master system, ensures that the topology can be used in a multi-master configuration, wherein a primary master (attached to the left side of Figure 2) can arbitrate whether a secondary master (connected to address on the right-hand side of Figure 2) can send commands to the main I<sup>2</sup>C network.



Figure 2: I<sup>2</sup>C Bus Multiplexer IC Diagram

|    | 1.00 |       |      |    |
|----|------|-------|------|----|
| Ap | plic | atioi | n No | te |



# 6 GreenPAK Design

The design consists of two main parts; the SDA line multiplexer and the SCL line multiplexer. The key behaviour of this circuit is the configuration and flexibility of the SLG46826's bi-directional pins and the OE (Output Enable) logic that configures whether a particular pin should be an input or output.

#### 6.1 SDA Line Multiplexer

In this part, Pin 3 will be linked to one of the Pins 7, 13, 15, 16 based on the state of the inputs A0 and A1. These inputs have been configured to act as Digital input/output. The output type is Open Drain NMOS and the input is pulled up to 10 k $\Omega$  resistors. As illustrated in Figure 3 the NOR gates control OE 'Output Enable' of every pin; when OE is 'low', the pin becomes an input connected to a 10K Pull-up resistor, and when OE is at 'high', the pin becomes an output and is GND.



Figure 3: SDA Line Mux Design

The output of 3-bit LUT7 is linked to OE of Pin 3 while the output of 3L8 NOR gate will be multiplexed and connected to the OE of the Pins 7, 13, 15, 16. The time delay blocks were configured to operate as Falling Edge Delay and hence generate a time delay to NOR gates. 2-bit demultiplexer was built using the blocks 3L3, 3L4, 3L5, 2L2, and 2L3.

Thus, when [A1A0] = [00] the 3L8 output passes to Pin 7 and the active channel is 0 through 3L3, while the rest of the channels are inputs pulled up to 1. When [A1A0] = [01] the 3L8 output passes to Pin 13 through 3L4, when [A1A0] = [10] the output passes to Pin 15 through 3L5, and when [A1A0] = [11] the 3L8 output passes to Pin 16 through the two AND gates 2L3 and 2L2.



| PIN 6 (IO4)           |                 |                        |                  |                  |  |  |
|-----------------------|-----------------|------------------------|------------------|------------------|--|--|
| I/0 select            | tion:           | Digital input/output 💌 |                  |                  |  |  |
| Input mode:<br>OE = 0 |                 |                        | igital in with   | out Sd 🔻         |  |  |
| Output m<br>OE = 1    | ode:            | 1                      | x open draii     | n NMO! 🔻         |  |  |
| Resistor:             |                 | P                      | ull Up           | •                |  |  |
| Resistor              | value:          | 1                      | 0K               | •                |  |  |
| 100uA pullup on None  |                 |                        |                  |                  |  |  |
|                       | Info            | rn                     | nation           |                  |  |  |
| Electrical Sp         | ecificatio      | ns                     |                  |                  |  |  |
|                       | 2.3 V<br>min/ma | ах                     | 3.3 V<br>min/max | 5.0 V<br>min/max |  |  |
| V_IH (V)              | 1.247/          | -                      | 1.693/-          | 2.494/-          |  |  |
| V_IL (V)              | -/1.021         | L                      | -/1.463          | -/2.227          |  |  |
| V_OL (V)              | -/0.008         | 3                      | -/0.093          | -/0.124          |  |  |
| I_OL (mA)             | (mA) 2.384/-    |                        | 10.557/-         | 14.128/-         |  |  |
| -                     | -/-             |                        | -/-              | -/-              |  |  |
| /-                    |                 |                        | -/-              | -/-              |  |  |
| Apply                 |                 |                        |                  |                  |  |  |

#### Figure 4: Pin 6 Properties

The blocks 3L0,3L1, and 3L2 were used to construct a 2-bit multiplexer circuit; it then selects one input signal coming from Pins 7, 13,15, 16 and passes it to the NOR gate in order to be later passed to Pin 3 (SDA). Pins 4 and 5 were configured to serve as inputs linked to a Pull-down resistor, then channel 0 is active as [A0A1] = [00] in the initial state.

MF1 and MF2 are multifunction blocks that can be configured to carry out more than one function. They have been employed in this design to generate a time delay, in addition, to formulate NOR gate. The 'DLY IN' input for every counter is connected to a NOR gate output.





| Multi-function Multi-function V |          |            |       |         |  |
|---------------------------------|----------|------------|-------|---------|--|
| Macro                           | ocell A: |            | Macro | cell B: |  |
| CNT/DLY                         |          | • → L      | .UT   |         |  |
| CNT/DL\<br>to:                  | ( out    | LUT's      | IN1   | •       |  |
| 3-bit LUT                       | 7 8      | -bit CNT1/ | DLY1  |         |  |
| IN3                             | IN2      | IN1        | IN0   | OUT     |  |
| 0                               | 0        | 0          | 0     | 1       |  |
| 0                               | 0        | 0          | 1     | 0       |  |
| 0                               | 0        | 1          | 0     | 0       |  |
| 0                               | 0        | 1          | 1     | 0       |  |
| 0                               | 1        | 0          | 0     | 0       |  |
| 0                               | 1        | 0          | 1     | 0       |  |
| 0                               | 1        | 1          | 0     | 0       |  |
| 0                               | 1        | 1          | 1     | 0       |  |
| 1                               | 0        | 0          | 0     | 0       |  |
| 1                               | 0        | 0          | 1     | 0       |  |
| 1                               | 0        | 1          | 0     | 0       |  |
| 1                               | 0        | 1          | 1     | 0       |  |
| 1                               | 1        | 0          | 0     | 0       |  |
| 1                               | 1        | 0          | 1     | 0       |  |
| 1                               | 1        | 1          | 0     | 0       |  |
| 1                               | 1        | 1          | 1     | 0       |  |
| Standard                        | gates    |            | A     | l to 0  |  |
| NOR                             |          |            |       |         |  |



#### **Design Sequence of Events:**

When the bus is in Idle state (not transmitting or receiving) the communication pins are then linked to a Pull-up resistor (high) and all pins in an input state according to the signal passing to OE. If one of the inputs receives a LO signal, the signal is propagated through a NOR gate, causing a HI signal at the appropriate OE, based upon A0A1. This configures the pin into output and is consequently held to GND. If the input returns to HI a short time delay is generated to hold OE state to take into consideration the time the pin needs to change from LO to HI (from input to output).

To proceed with the sequence of events, consider this example:

In the initial state, there is no communication on the bus and [A1A0] = [00]. i.e. all pins are inputs, and since the Pull-up resistor is activated for the inputs, the signal HI passes into the IC from all inputs. When Pin 3 receives a LO from the master, the signal passes to 3L8,

| Application Note | Revision 1.0 | 4-Jul-2019                  |
|------------------|--------------|-----------------------------|
| CFR0014          | 9 of 14      | © 2019 Dialog Semiconductor |



### I<sup>2</sup>C Bus Multiplexer

then to 3-bit LUT3 and 3L3 output is low as well for the signal low reaches OE of Pin 7 which makes Pin 7 change its state from input to output. The LO signal propagates to the external device through the bus SDA0.

When the master releases the communication bus the input becomes HI due to the existing Pull-up resistor. The HI then passes to 3L8 which reverses the signal and passes the signal low to the OE of Pin 7, causing the pin to change its state from output to input. Since the Pull-up resistor is active, the HI is passed to the external device and a time delay is applied on the falling edge in order to give sufficient time to the pin to alter its IO state prior to receiving new values.

#### 6.2 SCL Line Multiplexer

Like the design of the multiplexer circuit of SDA bus, another multiplexer circuit for SCL bus has been designed with the same configuration, where Pins 6, 17, 18, 19 and 20 were configured to operate as a Digital Input/Output and the internal Pull-up resistor was activated on the pins. Hence, the signal coming from the master through Pin 6 will be connected to one of the Pins 17, 18, 19 and 20 according to A1 and A0. The blocks 3L11, 3L12, 3L13, and 2L0 were used to build a 2-bit demultiplexer while the blocks 4L0, 3L6, and 2L1 were employed to construct a 2-bit mux and consequently the bi-directional communication.



Figure 6: SCL Line Mux Design

#### Table 1: Selecting Inputs States

| A0 | A1 | Enabled channel |
|----|----|-----------------|
| 0  | 0  | Channel 0       |
| 1  | 0  | Channel 1       |
| 0  | 1  | Channel 2       |
| 1  | 1  | Channel 3       |

| Appli | ication | Note |
|-------|---------|------|
|-------|---------|------|

#### Revision 1.0

4-Jul-2019



# 7 Level Shifting Feature

The SLG46826 has dual power supplies V<sub>DD</sub> and V<sub>DD2</sub>, which allows the design to add level shifting as another feature of the mux circuit. Pins 3, 6, and 7 are powered from V<sub>DD</sub>, while Pins 13, 15, 16, 17, 18, 19, and 20 are powered from V<sub>DD2</sub>. Therefore, it's possible to use this mux circuit as a level shifting circuit for channels 1, 2, 3 without channel 0. The desired voltage (V<sub>DD</sub> and V<sub>DD2</sub>) can be selected from project Info.

|       |                 | • •      |            |          |           | T |
|-------|-----------------|----------|------------|----------|-----------|---|
| Power | GreenPAK<br>Pin | Function | GreenPAKPi | Function |           |   |
| Vdd   | 3               | SDA      | 7          | SDA0     | Channel 0 |   |
| Vdd   | 6               | SCL      | 17         | SCL0     |           |   |
|       |                 |          | 13         | SDA1     | Channel 1 |   |
|       |                 |          |            |          |           |   |
|       |                 |          | 18         | SCL1     |           |   |
|       |                 |          | 15         | SDA2     | Channel 2 |   |
|       |                 |          | 19         | SCL2     |           |   |
|       |                 |          | 16         | SDA3     | Channel 3 |   |
|       |                 |          | 20         | SCL3     |           |   |

#### Table 2: GreenPAK Pins Map of Implemented Multiplexer

**Application Note** 



## I<sup>2</sup>C Bus Multiplexer



# 8 Results

To make sure that the design is working as expected, the design was placed in a real-world scenario: to control four screens (I<sup>2</sup>C-LCD) all having the same static I<sup>2</sup>C address. All communications came from a single master, in this case, an Arduino board.

A program has been written for an Arduino board to operate as a master and print a different phrase on each screen through I<sup>2</sup>C protocol. The screens were interchanged on the buses by the I<sup>2</sup>C mux circuit and Arduino digital outputs to control A0 and A1. The buses were multiplexed between screens before every print instruction. Figure 7 depicts the screens output after implementing.



Figure 7: I<sup>2</sup>C-LCDs Outputs After Implementation

**Application Note** 

**Revision 1.0** 





# 9 Conclusions

In this app note, a 2-bit multiplexer circuit has been built using an SLG46826 IC and the GreenPAK Designer Software. A level-shifting implementation is also easily realizable with the SLG46826.

**Revision 1.0** 





#### **Status Definitions**

| Status                  | Definition                                                                                                                   |
|-------------------------|------------------------------------------------------------------------------------------------------------------------------|
| DRAFT                   | The content of this document is under review and subject to formal approval, which may result in modifications or additions. |
| APPROVED<br>or unmarked | The content of this document has been approved for publication.                                                              |

#### Disclaimer

Unless otherwise agreed in writing, the Dialog Semiconductor products (and any associated software) referred to in this document are not designed, authorized or warranted to be suitable for use in life support, life-critical or safety-critical systems or equipment, nor in applications where failure or malfunction of a Dialog Semiconductor product (or associated software) can reasonably be expected to result in personal injury, death or severe property or environmental damage. Dialog Semiconductor and its suppliers accept no liability for inclusion and/or use of Dialog Semiconductor product (or applications and therefore such inclusion and/or use is at the customer's own risk.

Information in this document is believed to be accurate and reliable. However, Dialog Semiconductor does not give any representations or warranties, express or implied, as to the accuracy or completeness of such information. Dialog Semiconductor furthermore takes no responsibility whatsoever for the content in this document if provided by any information source outside of Dialog Semiconductor.

Dialog Semiconductor reserves the right to change without notice the information published in this document, including, without limitation, the specification and the design of the related semiconductor products, software and applications. Notwithstanding the foregoing, for any automotive grade version of the device, Dialog Semiconductor reserves the right to change the information published in this document, including, without limitation, the specification and the design of the related semiconductor products, software and applications, in accordance with its standard automotive change notification process.

Applications, software, and semiconductor products described in this document are for illustrative purposes only. Dialog Semiconductor makes no representation or warranty that such applications, software and semiconductor products will be suitable for the specified use without further testing or modification. Unless otherwise agreed in writing, such testing or modification is the sole responsibility of the customer and Dialog Semiconductor excludes all liability in this respect.

Nothing in this document may be construed as a license for customer to use the Dialog Semiconductor products, software and applications referred to in this document. Such license must be separately sought by customer with Dialog Semiconductor.

All use of Dialog Semiconductor products, software and applications referred to in this document is subject to Dialog Semiconductor's Standard Terms and Conditions of Sale, available on the company website (www.dialog-semiconductor.com) unless otherwise stated.

Dialog, Dialog Semiconductor and the Dialog logo are trademarks of Dialog Semiconductor PIc or its subsidiaries. All other product or service names and marks are the property of their respective owners.

© 2019 Dialog Semiconductor. All rights reserved.

# **Contacting Dialog Semiconductor**

United Kingdom (Headquarters) Dialog Semiconductor (UK) LTD

Phone: +44 1793 757700

Dialog Semiconductor GmbH Phone: +49 7021 805-0

The Netherlands

Dialog Semiconductor B.V. Phone: +31 73 640 8822

Email: enquiry@diasemi.com

#### North America

*Dialog Semiconductor Inc.* Phone: +1 408 845 8500

#### Japan

Dialog Semiconductor K. K. Phone: +81 3 5769 5100

#### Taiwan

Dialog Semiconductor Taiwan Phone: +886 281 786 222

Web site: www.dialog-semiconductor.com

#### Hong Kong

Korea

Dialog Semiconductor Hong Kong Phone: +852 2607 4271

Dialog Semiconductor Korea

Phone: +82 2 3469 8200

China (Shenzhen)

Dialog Semiconductor China Phone: +86 755 2981 3669

China (Shanghai) Dialog Semiconductor China Phone: +86 21 5424 9058

#### **Application Note**

