

VIN

VDD

ON

**6L WLCSP** 

(Laser Marking View)

**Pin Configuration** 

**Applications** 

Smartphones

Tablet PCs

Fitness Bands Watches

Pin A1 Index Mark

VOUT

VOUT

GND

## An Ultra-low Power, $RDS_{ON}$ 17.6 m $\Omega$ , 1 A, 0.82 mm<sup>2</sup> WLCSP Integrated Power Switch with Controlled Inrush Current

#### **General Description**

The SLG59M1746C is a high-performance 1 A capable, single-channel integrated power switch designed for high-side power control applications up to 1 A. This feature-rich nFET IPS has been optimized for all small form-factor, single-cell Li-ion applications including smartphone, fitness bands, and watches.

Operating from 2.7 V to 3.6 V supplies, the SLG59M1746C's RDS<sub>ON</sub> is 17.6 m $\Omega$  and exhibits an input voltage range that extends from 0.25 V to 1.5 V. The SLG59M1746C's novel nFET architecture achieves very low supply current operation, controlled V<sub>IN</sub> inrush current profile, and world-class V<sub>IN</sub> range to rival the performance of many general-purpose nFET and pFET load switches on the market.

Using Dialog's proprietary MOSFET IP, the SLG59M1746C achieves a stable  $RDS_{ON}$  as a function of both the supply and input voltages. Fully specified over the -40 °C to 85 °C temperature range, this advanced nFET IPS is available in 6-lead WLCSP measuring 0.71 mm x 1.16 mm x 0.5 mm with 0.35 mm pitch. The SLG59M1746C consumes less than 1  $\mu$ A after start up. There are no protection features such as over temperature or over current shutdown, etc.

#### **Features**

- High-performance nFET Design:
- Low Typical RDS<sub>ON</sub>: 17.6 mΩ
- Steady-state Operating Current: 1 A
- Small Inrush Current
- Very Low Supply current after startup: < 1µA</li>
- Operating  $V_{DD}$  Range: 2.7 V  $\leq$  V<sub>DD</sub>  $\leq$  3.6 V
- Operating  $V_{IN}$  Range: 0.25 V  $\leq V_{IN} \leq 1.5$  V
- Fast V<sub>OUT</sub> Discharge
- ON/OFF Control: Active HIGH
- Operating Temperature: -40 °C to 85 °C
- Pb-Free / Halogen-Free / RoHS compliant WLCSP
  - 6 lead 0.71 mm x 1.16 mm, 0.35 mm pitch

#### Block Diagram



#### **Datasheet**

**Revision 1.01** 

#### 25-Mar-2020



# An Ultra-low Power, $RDS_{ON}$ 17.6 m $\Omega$ , 1 A, 0.82 mm<sup>2</sup> WLCSP Integrated Power Switch with Controlled Inrush Current

#### **Pin Description**

| Pin #  | Pin Name | Туре   | Pin Description                                                                                                                                                                                                                                                                                                                                                                                       |
|--------|----------|--------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| B2     | VDD      | Power  | VDD supplies the power for the operation of the power switch and the internal control circuitry. Bypass the VDD pin to GND with a 0.1 $\mu F$ (or larger) capacitor.                                                                                                                                                                                                                                  |
| A2     | VIN      | MOSFET | Drain terminal connection of the n-channel MOSFET. Connect a 1 $\mu F$ (or larger) low-ESR capacitor from this pin to ground.                                                                                                                                                                                                                                                                         |
| A1, B1 | VOUT     | MOSFET | Source terminal connections of the n-channel MOSFET. Connect a low-ESR capacitor from this pin to ground and consult the Electrical Characteristics table for recommended $C_{LOAD}$ range.                                                                                                                                                                                                           |
| C2     | ON       | Input  | A low-to-high transition on this pin initiates the operation of the SLG59M1746C's state machine. ON is an asserted HIGH, level-sensitive CMOS input with $ON_V_{IL} < 0.3$ V and $ON_V_{IH} > 0.85$ V. As the ON pin input circuit has an internal 8 M $\Omega$ pull-down, connect this pin to a general-purpose output (GPO) of a microcontroller, an application processor, or a system controller. |
| C1     | GND      | VOUT   | Ground connection. Connect this pin to system analog or power ground plane.                                                                                                                                                                                                                                                                                                                           |

#### **Ordering Information**

| Part Number   | Туре                     | Production Flow             |  |
|---------------|--------------------------|-----------------------------|--|
| SLG59M1746C   | WLCSP 6L                 | Industrial, -40 °C to 85 °C |  |
| SLG59M1746CTR | WLCSP 6L (Tape and Reel) | Industrial, -40 °C to 85 °C |  |



# An Ultra-low Power, $RDS_{ON}$ 17.6 m $\Omega$ , 1 A, 0.82 mm<sup>2</sup> WLCSP Integrated Power Switch with Controlled Inrush Current

#### **Absolute Maximum Ratings**

| Parameter                                           | Description                                                                                                                      | Conditions                                                                                                                                       | Min.                                  | Тур.                                     | Max.                             | Unit                   |
|-----------------------------------------------------|----------------------------------------------------------------------------------------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------|---------------------------------------|------------------------------------------|----------------------------------|------------------------|
| V <sub>DD</sub> to GND                              | Power Supply Voltage to GND                                                                                                      |                                                                                                                                                  | -0.3                                  |                                          | 5                                | V                      |
| V <sub>IN</sub> to GND                              | Power Switch Input Voltage to GND                                                                                                |                                                                                                                                                  | -0.3                                  |                                          | 5                                | V                      |
| V <sub>OUT</sub> to GND                             | Power Switch Output Voltage to GND                                                                                               |                                                                                                                                                  | -0.3                                  |                                          | 5                                | V                      |
| ON to GND                                           | ON Pin Voltage to GND                                                                                                            |                                                                                                                                                  | -0.3                                  |                                          | 5                                | V                      |
| T <sub>S</sub>                                      | Storage Temperature                                                                                                              |                                                                                                                                                  | -65                                   |                                          | 150                              | °C                     |
| TJ                                                  | Junction Temperature                                                                                                             |                                                                                                                                                  | -40                                   |                                          | 150                              | °C                     |
| ESD <sub>HBM</sub>                                  | ESD Protection                                                                                                                   | Human Body Model                                                                                                                                 | 3000                                  |                                          |                                  | V                      |
| ESD <sub>CDM</sub>                                  | ESD Protection                                                                                                                   | Charged Device Model                                                                                                                             | 1000                                  |                                          |                                  | V                      |
| MSL                                                 | Moisture Sensitivity Level                                                                                                       |                                                                                                                                                  |                                       |                                          | 1                                |                        |
| $\theta_{JA}$                                       | Package Thermal Resistance,<br>Junction-to-Ambient                                                                               | 0.71 x 1.16 mm 6L WLCSP; Determined using 0.25 in <sup>2</sup> , 1 oz .copper pads under each VIN and VOUT terminal and FR4 pcb material.        |                                       | 88                                       |                                  | °C/W                   |
| T <sub>J,MAX</sub>                                  | Maximum Junction Temperature                                                                                                     |                                                                                                                                                  |                                       | 150                                      |                                  | °C                     |
| MOSFET IDS <sub>PK</sub>                            | Peak Current from VIN to VOUT                                                                                                    | Maximum pulsed switch current, pulse<br>width < 1 ms, 1% duty cycle                                                                              |                                       |                                          | 1.5                              | Α                      |
| Note: Stresses gre<br>only and fur<br>specification | eater than those listed under "Absolute I<br>nctional operation of the device at the<br>n is not implied. Exposure to absolute m | Maximum Ratings" may cause permanent damag<br>se or any other conditions above those indicat<br>naximum rating conditions for extended periods i | ge to the c<br>ed in the<br>may affec | levice. Th<br>operatior<br>t reliability | is is a stre<br>al sectior<br>/. | ss rating<br>s of this |

#### **Electrical Characteristics**

 $2.7 \text{ V} \le \text{V}_{DD} \le 3.6 \text{ V}$ ;  $0.25 \text{ V} \le \text{V}_{IN} \le 1.5 \text{ V}$ ;  $\text{T}_{A} = -40 \text{ °C}$  to 85 °C, unless otherwise noted. Typical values are at  $\text{T}_{A} = 25 \text{ °C}$ 

| Parameter          | Description                                                                        | Conditions                                                                                   | Min. | Тур. | Max. | Unit |
|--------------------|------------------------------------------------------------------------------------|----------------------------------------------------------------------------------------------|------|------|------|------|
| V <sub>DD</sub>    | Power Supply Voltage                                                               |                                                                                              | 2.7  |      | 3.6  | V    |
| V <sub>IN</sub>    | Power Switch Input Voltage                                                         |                                                                                              | 0.25 |      | 1.5  | V    |
|                    |                                                                                    | V <sub>DD</sub> = 2.7 V; ON = V <sub>DD</sub> ;<br>0.25 V ≤ V <sub>IN</sub> ≤ 1.5 V; No Load |      | 15.4 | 20.9 | μΑ   |
|                    |                                                                                    | V <sub>DD</sub> = 2.7 V; ON = 1.8 V;<br>0.25 V ≤ V <sub>IN</sub> ≤ 1.5 V; No Load            |      | 15.4 | 20.9 | μΑ   |
|                    |                                                                                    | V <sub>DD</sub> = 3.0 V; ON = V <sub>DD</sub> ;<br>0.25 V ≤ V <sub>IN</sub> ≤ 1.5 V; No Load |      | 15.4 | 20.9 | μΑ   |
|                    | V <sub>DD</sub> Quiescent Supply Current<br>during startup                         | V <sub>DD</sub> = 3.0 V; ON = 1.8 V;<br>0.25 V ≤ V <sub>IN</sub> ≤ 1.5 V; No Load            |      | 15.4 | 20.9 | μΑ   |
| 'DD_Q1             |                                                                                    | V <sub>DD</sub> = 3.3 V; ON = V <sub>DD</sub> ;<br>0.25 V ≤ V <sub>IN</sub> ≤ 1.5 V; No Load |      | 15.5 | 20.9 | μΑ   |
|                    |                                                                                    | V <sub>DD</sub> = 3.3 V; ON = 1.8 V;<br>0.25 V ≤ V <sub>IN</sub> ≤ 1.5 V; No Load            |      | 15.6 | 20.9 | μA   |
|                    |                                                                                    | V <sub>DD</sub> = 3.6 V; ON = V <sub>DD</sub> ;<br>0.25 V ≤ V <sub>IN</sub> ≤ 1.5 V; No Load |      | 15.7 | 21.5 | μA   |
|                    |                                                                                    | V <sub>DD</sub> = 3.6 V; ON = 1.8 V;<br>0.25 V ≤ V <sub>IN</sub> ≤ 1.5 V; No Load            |      | 15.8 | 21.5 | μΑ   |
| I <sub>DD_Q2</sub> | V <sub>DD</sub> Quiescent Supply Current after startup / Power FET fully turned on | 2.7 V $\leq$ V <sub>DD</sub> $\leq$ 3.6 V; ON = V <sub>DD</sub> after startup; No Load       |      |      | 0.5  | μΑ   |
|                    |                                                                                    |                                                                                              |      |      |      |      |

#### **Datasheet**



# An Ultra-low Power, RDS<sub>ON</sub> 17.6 m $\Omega$ , 1 A, 0.82 mm<sup>2</sup> WLCSP Integrated Power Switch with Controlled Inrush Current

#### **Electrical Characteristics (continued)**

 $2.7 \text{ V} \le \text{V}_{\text{DD}} \le 3.6 \text{ V}$ ;  $0.25 \text{ V} \le \text{V}_{\text{IN}} \le 1.5 \text{ V}$ ;  $\text{T}_{\text{A}} = -40 \text{ °C}$  to 85 °C, unless otherwise noted. Typical values are at  $\text{T}_{\text{A}} = 25 \text{ °C}$ 

| Parameter             | Description                                                                                                                                                                                                    | Conditions                                                                                                                                                  | Min. | Тур. | Max.            | Unit |
|-----------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------|------|------|-----------------|------|
| I <sub>SHDN</sub>     | OFF Mode Supply Current                                                                                                                                                                                        | $2.7 \text{ V} \le \text{V}_{\text{DD}} \le 3.6 \text{ V}; \text{ ON} = \text{LOW};$<br>No Load                                                             |      |      | 0.33            | μΑ   |
| MOSFET IDS            | Current from VIN to VOUT                                                                                                                                                                                       | Continuous                                                                                                                                                  |      |      | 1               | А    |
| IDS <sub>INRUSH</sub> | MOSFET Drain to Source Inrush<br>Current                                                                                                                                                                       | Inrush current during startup with $C_{\text{LOAD}}$ up to 30 $\mu F$ when zero load current                                                                |      | 9    | 20              | mA   |
| RDSau                 | ON Resistance                                                                                                                                                                                                  | T <sub>A</sub> = 25 °C; V <sub>DD</sub> = 3.0 V; V <sub>IN</sub> = 1.5 V;<br>I <sub>DS</sub> = 0.1 A                                                        |      | 17.6 | 22              | mΩ   |
| ND00N                 |                                                                                                                                                                                                                | $T_A = 85 \text{ °C}; V_{DD} = 3.0 \text{ V}; V_{IN} = 1.5 \text{ V};$<br>$I_{DS} = 0.1 \text{ A}$                                                          |      | 22   | 25              | mΩ   |
| I <sub>FET_OFF</sub>  | $\begin{array}{l} \text{MOSFET OFF Leakage Current} \\ \text{MOSFET OFF Leakage Current} \\ \text{V}_{\text{IN}} = 1.5 \text{ V}, \text{ V}_{\text{OUT}} = 0 \text{ V}; \\ \text{ON} = \text{LOW} \end{array}$ |                                                                                                                                                             |      | 0.01 | 1               | μA   |
| т                     |                                                                                                                                                                                                                | 50% ON to 10% V <sub>OUT</sub> ↑; V <sub>DD</sub> = 2.7 V;<br>V <sub>IN</sub> = 1.5 V, R <sub>LOAD</sub> = 1 kΩ;<br>C <sub>LOAD</sub> = 10 μF               |      | 0.59 | 0.98            | ms   |
| <sup>I</sup> ON_Delay |                                                                                                                                                                                                                | 50% ON to 10% V <sub>OUT</sub> ↑; V <sub>DD</sub> = 3.6 V;<br>V <sub>IN</sub> = 1.5 V, R <sub>LOAD</sub> = 1 kΩ;<br>C <sub>LOAD</sub> = 10 μF               |      | 0.58 | 0.98            | ms   |
| Voutor                | Vour Slew Rate                                                                                                                                                                                                 | 10% V <sub>OUT</sub> to 90% V <sub>OUT</sub> ↑;<br>V <sub>DD</sub> = 2.7 V; V <sub>IN</sub> = 1.5 V;<br>R <sub>LOAD</sub> = 1 kΩ; C <sub>LOAD</sub> = 10 μF | 0.20 | 0.38 | 0.55            | V/ms |
| VOUT(SR)              |                                                                                                                                                                                                                | 10% V <sub>OUT</sub> to 90% V <sub>OUT</sub> ↑;<br>V <sub>DD</sub> = 3.6 V; V <sub>IN</sub> = 1.5 V;<br>R <sub>LOAD</sub> = 1 kΩ; C <sub>LOAD</sub> = 10 μF | 0.20 | 0.38 | 0.55            | V/ms |
| T                     |                                                                                                                                                                                                                | 50% ON to V <sub>OUT</sub> Fall Start ↓;<br>V <sub>DD</sub> = 2.7 V; V <sub>IN</sub> = 1.5 V;<br>R <sub>LOAD</sub> = 1 kΩ; no C <sub>LOAD</sub>             |      | 3    | 4.5             | μs   |
| 'OFF_Delay            |                                                                                                                                                                                                                | 50% ON to V <sub>OUT</sub> Fall Start ↓;<br>V <sub>DD</sub> = 3.6 V; V <sub>IN</sub> = 1.5 V;<br>R <sub>LOAD</sub> = 1 kΩ; no C <sub>LOAD</sub>             |      | 6.5  | 9               | μs   |
| C <sub>LOAD</sub>     | Output Load Capacitance                                                                                                                                                                                        | $C_{LOAD}$ connected from VOUT to GND                                                                                                                       |      | 10   |                 | μF   |
| R <sub>DISCHRG</sub>  | Output Discharge Resistance                                                                                                                                                                                    | $2.7 \text{ V} \le \text{V}_{\text{DD}} \le 3.6 \text{ V}; \text{V}_{\text{OUT}} \le 0.4 \text{ V}$                                                         |      | 160  | 210             | Ω    |
| ON_V <sub>IH</sub>    | ON Pin Input High Voltage                                                                                                                                                                                      |                                                                                                                                                             | 0.85 |      | V <sub>DD</sub> | V    |
| ON_V <sub>IL</sub>    | ON Pin Input Low Voltage                                                                                                                                                                                       |                                                                                                                                                             | -0.3 | 0    | 0.3             | V    |



An Ultra-low Power,  $RDS_{ON}$  17.6 m $\Omega$ , 1 A, 0.82 mm<sup>2</sup> WLCSP Integrated Power Switch with Controlled Inrush Current

### T<sub>Total\_ON</sub>, T<sub>ON\_Delay</sub> and Slew Rate Measurement



\*Rise and Fall Times of the ON Signal are 100 ns

| Datasheet | Revision 1.01 |  |
|-----------|---------------|--|
|           |               |  |
|           |               |  |



## An Ultra-low Power, $RDS_{ON}$ 17.6 m $\Omega$ , 1 A, 0.82 mm<sup>2</sup> WLCSP Integrated Power Switch with Controlled Inrush Current

#### **Typical Performance Characteristics**

#### $\text{RDS}_{\text{ON}}$ vs. Temperature, $\text{V}_{\text{IN}},$ and $\text{V}_{\text{DD}}$



#### $RDS_{ON}$ vs. $V_{IN}$ , and $V_{DD}$



| Datasheet | Revision 1.01 |  |
|-----------|---------------|--|
|           |               |  |
|           |               |  |



## An Ultra-low Power, $RDS_{ON}$ 17.6 m $\Omega$ , 1 A, 0.82 mm<sup>2</sup> WLCSP Integrated Power Switch with Controlled Inrush Current

#### $I_{\text{SHDN}}$ vs. $V_{\text{IN}}, V_{\text{DD}},$ and Temperature



| Datasheet | Revision 1.01 |
|-----------|---------------|
|           | D 7 - f 00    |
|           | Pade / of 32  |



# An Ultra-low Power, $RDS_{ON}$ 17.6 m $\Omega$ , 1 A, 0.82 mm<sup>2</sup> WLCSP Integrated Power Switch with Controlled Inrush Current

#### $I_{\text{DD}\ \text{Q2}}$ when ON = 1.8 V vs. $V_{\text{IN}}, \, V_{\text{DD}},$ and Temperature



| D | a | ta | S | h | ρ | ρ | f |
|---|---|----|---|---|---|---|---|
|   | α | ιa | 5 |   | C | C | L |



# An Ultra-low Power, $RDS_{ON}$ 17.6 m $\Omega$ , 1 A, 0.82 mm<sup>2</sup> WLCSP Integrated Power Switch with Controlled Inrush Current

#### $I_{DD Q2}$ when ON = $V_{DD}$ vs. $V_{IN}$ , $V_{DD}$ , and Temperature



| D | a | ta | S | h | ρ | ρ | f |
|---|---|----|---|---|---|---|---|
| - | a | LC | 9 |   | C | C | L |



An Ultra-low Power,  $RDS_{ON}$  17.6 m $\Omega$ , 1 A, 0.82 mm<sup>2</sup> WLCSP Integrated Power Switch with Controlled Inrush Current

#### **Typical Turn-on Waveforms**



Figure 1. Typical Turn ON operation waveform for V<sub>DD</sub> = 2.7 V, V<sub>IN</sub> = 0.25 V, C<sub>LOAD</sub> = 10  $\mu$ F, R<sub>LOAD</sub> = 1 k $\Omega$ 



Figure 2. Typical Turn ON operation waveform for V<sub>DD</sub> = 2.7 V, V<sub>IN</sub> = 1 V, C<sub>LOAD</sub> = 10  $\mu$ F, R<sub>LOAD</sub> = 1 k $\Omega$ 

| Datasheet      | Revision 1.01 | 25-Mar-2020                 |
|----------------|---------------|-----------------------------|
| CFR0011-120-01 | Page 10 of 32 | © 2020 Dialog Semiconductor |





Figure 3. Typical Turn ON operation waveform for V<sub>DD</sub> = 2.7 V, V<sub>IN</sub> = 1.5 V, C<sub>LOAD</sub> = 10  $\mu$ F, R<sub>LOAD</sub> = 1 k $\Omega$ 



Figure 4. Typical Turn ON operation waveform for V<sub>DD</sub> = 3 V, V<sub>IN</sub> = 0.25 V, C<sub>LOAD</sub> = 10  $\mu$ F, R<sub>LOAD</sub> = 1 k $\Omega$ 

| Datasheet | Revision 1.01 | 25-Mar-202                    |  |
|-----------|---------------|-------------------------------|--|
|           | Page 11 of 32 | © 2020 Dislar Services dueter |  |





Figure 5. Typical Turn ON operation waveform for V<sub>DD</sub> = 3 V, V<sub>IN</sub> = 1 V, C<sub>LOAD</sub> = 10  $\mu$ F, R<sub>LOAD</sub> = 1 k $\Omega$ 



Figure 6. Typical Turn ON operation waveform for V<sub>DD</sub> = 3 V, V<sub>IN</sub> = 1.5 V, C<sub>LOAD</sub> = 10  $\mu$ F, R<sub>LOAD</sub> = 1 k $\Omega$ 

| Datasheet | Revision 1.01 | 25-Mar-2020 |
|-----------|---------------|-------------|
|           | Page 12 of 32 |             |





Figure 7. Typical Turn ON operation waveform for V<sub>DD</sub> = 3.6 V, V<sub>IN</sub> = 0.25 V, C<sub>LOAD</sub> = 10  $\mu$ F, R<sub>LOAD</sub> = 1 k $\Omega$ 



Figure 8. Typical Turn ON operation waveform for V<sub>DD</sub> = 3.6 V, V<sub>IN</sub> = 1 V, C<sub>LOAD</sub> = 10  $\mu$ F, R<sub>LOAD</sub> = 1 k $\Omega$ 

| Datasheet | Revision 1.01 | 25-Mar-2020                 |
|-----------|---------------|-----------------------------|
|           | Page 13 of 32 | © 2020 Dialog Somioondustor |



An Ultra-low Power,  $RDS_{ON}$  17.6 m $\Omega$ , 1 A, 0.82 mm<sup>2</sup> WLCSP Integrated Power Switch with Controlled Inrush Current



Figure 9. Typical Turn ON operation waveform for V<sub>DD</sub> = 3.6 V, V<sub>IN</sub> = 1.5 V, C<sub>LOAD</sub> = 10  $\mu$ F, R<sub>LOAD</sub> = 1 k $\Omega$ 

#### Typical Turn-off Waveforms



Figure 10. Typical Turn OFF operation waveform for V<sub>DD</sub> = 2.7 V, V<sub>IN</sub> = 0.25 V, C<sub>LOAD</sub> = 10  $\mu$ F, R<sub>LOAD</sub> = 1 k $\Omega$ 

|   | - 4 | L | _ |   | - | - | 4 |
|---|-----|---|---|---|---|---|---|
|   | -   |   | ~ | n | 0 | 0 | т |
| ~ |     |   |   |   | - | - |   |





Figure 11. Typical Turn OFF operation waveform for V<sub>DD</sub> = 2.7 V, V<sub>IN</sub> = 0.25 V, no C<sub>LOAD</sub>, R<sub>LOAD</sub> = 1 k $\Omega$ 



Figure 12. Typical Turn OFF operation waveform for V<sub>DD</sub> = 2.7 V, V<sub>IN</sub> = 1 V, C<sub>LOAD</sub> = 10  $\mu$ F, R<sub>LOAD</sub> = 1 k $\Omega$ 

| Datasheet      | Revision 1.01 | 25-Mar-2020                 |  |
|----------------|---------------|-----------------------------|--|
| CFR0011-120-01 | Page 15 of 32 | © 2020 Dialog Semiconductor |  |





Figure 13. Typical Turn OFF operation waveform for V\_{DD} = 2.7 V, V\_{IN} = 1 V, no C\_{LOAD}, R\_{LOAD} = 1 k\Omega



Figure 14. Typical Turn OFF operation waveform for V<sub>DD</sub> = 2.7 V, V<sub>IN</sub> = 1.5 V, C<sub>LOAD</sub> = 10  $\mu$ F, R<sub>LOAD</sub> = 1 k $\Omega$ 

| Datasheet      | Revision 1.01 | 25-Mar-2020                 |  |
|----------------|---------------|-----------------------------|--|
| CFR0011-120-01 | Page 16 of 32 | © 2020 Dialog Semiconductor |  |





Figure 15. Typical Turn OFF operation waveform for V<sub>DD</sub> = 2.7 V, V<sub>IN</sub> = 1.5 V, no C<sub>LOAD</sub>, R<sub>LOAD</sub> = 1 k $\Omega$ 



Figure 16. Typical Turn OFF operation waveform for V<sub>DD</sub> = 3 V, V<sub>IN</sub> = 0.25V, C<sub>LOAD</sub> = 10  $\mu$ F, R<sub>LOAD</sub> = 1 k $\Omega$ 

| Datasheet      | Revision 1.01 | 25-Mar-2020                 |  |
|----------------|---------------|-----------------------------|--|
| CFR0011-120-01 | Page 17 of 32 | © 2020 Dialog Semiconductor |  |





Figure 17. Typical Turn OFF operation waveform for V<sub>DD</sub> = 3 V, V<sub>IN</sub> = 0.25 V, no C<sub>LOAD</sub>, R<sub>LOAD</sub> = 1 k $\Omega$ 



Figure 18. Typical Turn OFF operation waveform for V<sub>DD</sub> = 3 V, V<sub>IN</sub> = 1 V, C<sub>LOAD</sub> = 10  $\mu$ F, R<sub>LOAD</sub> = 1 k $\Omega$ 

| Datasheet      | Revision 1.01 | 25-Mar-2020                 |  |
|----------------|---------------|-----------------------------|--|
| CFR0011-120-01 | Page 18 of 32 | © 2020 Dialog Semiconductor |  |





Figure 19. Typical Turn OFF operation waveform for V<sub>DD</sub> = 3 V, V<sub>IN</sub> = 1 V, no C<sub>LOAD</sub>, R<sub>LOAD</sub> = 1 k $\Omega$ 



Figure 20. Typical Turn OFF operation waveform for V<sub>DD</sub> = 3 V, V<sub>IN</sub> = 1.5 V, C<sub>LOAD</sub> = 10  $\mu$ F, R<sub>LOAD</sub> = 1 k $\Omega$ 

| Datasheet | Revision 1.01 | 25-Mar-2020                   |
|-----------|---------------|-------------------------------|
|           | Page 19 of 32 | © 2020 Dieler, Comissenduster |





Figure 21. Typical Turn OFF operation waveform for V<sub>DD</sub> = 3 V, V<sub>IN</sub> = 1.5 V, no C<sub>LOAD</sub>, R<sub>LOAD</sub> = 1 k $\Omega$ 



Figure 22. Typical Turn OFF operation waveform for V<sub>DD</sub> = 3.6 V, V<sub>IN</sub> = 0.25 V, C<sub>LOAD</sub> = 10  $\mu$ F, R<sub>LOAD</sub> = 1 k $\Omega$ 

| Datasheet      | Revision 1.01 | 25-Mar-2020                 |  |
|----------------|---------------|-----------------------------|--|
| CFR0011-120-01 | Page 20 of 32 | © 2020 Dialog Semiconductor |  |





Figure 23. Typical Turn OFF operation waveform for V<sub>DD</sub> = 3.6 V, V<sub>IN</sub> = 0.25 V, no C<sub>LOAD</sub>, R<sub>LOAD</sub> = 1 k $\Omega$ 



Figure 24. Typical Turn OFF operation waveform for V<sub>DD</sub> = 3.6 V, V<sub>IN</sub> = 1 V, C<sub>LOAD</sub> = 10  $\mu$ F, R<sub>LOAD</sub> = 1 k $\Omega$ 

| Datasheet      | Revision 1.01 | 25-Mar-2020                 |  |
|----------------|---------------|-----------------------------|--|
| CFR0011-120-01 | Page 21 of 32 | © 2020 Dialog Semiconductor |  |





Figure 25. Typical Turn OFF operation waveform for V<sub>DD</sub> = 3.6 V, V<sub>IN</sub> = 1 V, no C<sub>LOAD</sub>, R<sub>LOAD</sub> = 1 k $\Omega$ 



Figure 26. Typical Turn OFF operation waveform for V<sub>DD</sub> = 3.6 V, V<sub>IN</sub> = 1.5 V, C<sub>LOAD</sub> = 10  $\mu$ F, R<sub>LOAD</sub> = 1 k $\Omega$ 

| Datasheet               | Revision 1.01 | 25-Mar-2020 |
|-------------------------|---------------|-------------|
|                         | B 00 (00      |             |
| 0 = D 0 0 / / / 0 0 0 / |               |             |



An Ultra-low Power,  $RDS_{ON}$  17.6 m $\Omega$ , 1 A, 0.82 mm<sup>2</sup> WLCSP Integrated Power Switch with Controlled Inrush Current



Figure 27. Typical Turn OFF operation waveform for V<sub>DD</sub> = 3.6 V, V<sub>IN</sub> = 1.5 V, no C<sub>LOAD</sub>, R<sub>LOAD</sub> = 1 k $\Omega$ 

| Da | tas | he | et  |
|----|-----|----|-----|
| _  |     |    | ••• |



## An Ultra-low Power, $RDS_{ON}$ 17.6 m $\Omega$ , 1 A, 0.82 mm<sup>2</sup> WLCSP Integrated Power Switch with Controlled Inrush Current

#### **Applications Information**

#### SLG59M1746C Power-Up/Power-Down Sequence Considerations

During  $V_{DD}$  power-up operation, SLG59M1746C's internal circuitry is activated once  $V_{DD}$  crosses 1 V, but the switch will not be turned on if ON = 0. Once  $V_{DD}$  has reached 90% of its steady-state value (and within SLG59M1746C's nominal supply voltage range of 2.7 V to 3.6 V), the ON pin can then be toggled LOW-to-HIGH to close the switch.

A nominal power-up sequence is to apply  $V_{DD}$  first, followed by  $V_{IN}$  only after  $V_{DD}$  is > 2.7 V, and finally toggling the ON pin LOW-to-HIGH after  $V_{IN}$  is at least 90% of its final value.

If other power-up sequence is applied, the IPS can be turned on when ON is HIGH, but the behavior may differ from datasheet specifications.

A nominal power-down sequence is the power-up sequence in reverse order.

If  $V_{DD}$  and  $V_{IN}$  are applied at the same time, a voltage glitch may appear on the output pin at  $V_{OUT}$ . To prevent glitches at the output, it is recommended to connect at least 1  $\mu$ F capacitor from the VOUT pin to GND and to keep the  $V_{DD}$  &  $V_{IN}$  ramp times higher than 2 ms.

As illustrated in the typical performance transient scope captures, the V<sub>OUT</sub> output follows a linear ramp when the power switch is turned on.

If ON and VDD are tied together and powered up, the IPS can be turned on, but the behavior may differ from datasheet specifications.

#### **Power Dissipation**

The junction temperature of the SLG59M1746C depends on different factors such as board layout, ambient temperature, and other environmental factors. The primary contributor to the increase in the junction temperature of the SLG59M1746C is the power dissipation of its power MOSFET. Its power dissipation and the junction temperature in nominal operating mode can be calculated using the following equations:

$$PD = RDS_{ON} \times I_{DS}^{2} + V_{DD} \times I_{DD Q2}$$

where: PD = Power dissipation, in Watts (W) RDS<sub>ON</sub> = Power MOSFET ON resistance, in Ohms ( $\Omega$ ) I<sub>DS</sub> = Output current, in Amps (A) V<sub>DD</sub> = Applied Supply Voltage, in Volts (V) I<sub>DD</sub> <sub>Q2</sub> = IC's Supply Current, in Amps (A)

and

 $T_J = PD \times \theta_{JA} + T_A$ 

where:

 $T_J$  = Junction temperature, in Celsius degrees (°C)  $\theta_{JA}$  = Package thermal resistance, in Celsius degrees per Watt (°C/W)  $T_A$  = Ambient temperature, in Celsius degrees (°C)

| Da | tas | she | et |
|----|-----|-----|----|
| _  |     |     |    |

25-Mar-2020



## An Ultra-low Power, RDS<sub>ON</sub> 17.6 m $\Omega$ , 1 A, 0.82 mm<sup>2</sup> WLCSP Integrated Power Switch with Controlled Inrush Current

#### Layout Guidelines:

- 1. The VDD pin (B2) needs a 0.1µF (or larger) external capacitor to smooth pulses from the power supply. Locate this capacitor as close as possible to the SLG59M1746C's B2 pin.
- 2. Since the VIN and VOUT pins dissipate most of the heat generated during high-load current operation, it is highly recommended to make power traces as short, direct, and wide as possible. A good practice is to make power traces with <u>absolute minimum</u> <u>widths</u> of 15 mils (0.381 mm) per Ampere. A representative layout, shown in Figure 28, illustrates proper techniques for heat to transfer as efficiently as possible out of the device;
- 3. To minimize the effects of parasitic trace inductance on normal operation, it is recommended to connect input  $C_{IN}$  and output  $C_{LOAD}$  low-ESR capacitors as close as possible to the SLG59M1746C's VIN and VOUT pins;
- 4. The GND pin should be connected to system analog or power ground plane.

#### SLG59M1746C Evaluation Board:

A GFET3 Evaluation Board for SLG59M1746C is designed according to the statements above and is illustrated on Figure 28. Please note that evaluation board has D\_Sense and S\_Sense pads. They cannot carry high currents and dedicated only for RDS<sub>ON</sub> evaluation.



Figure 28. SLG59M1746C Evaluation Board

| Datasheet |  |  |
|-----------|--|--|
|           |  |  |

**Revision 1.01** 



## An Ultra-low Power, $RDS_{ON}$ 17.6 m $\Omega$ , 1 A, 0.82 mm<sup>2</sup> WLCSP Integrated Power Switch with Controlled Inrush Current



Figure 29. SLG59M1746C Evaluation Board Connection Circuit

#### **Basic Test Setup and Connections**



Figure 30. SLG59M1746C Evaluation Board Connection Circuit

#### **EVB** Configuration

- 1. Connect oscilloscope probes to D/VIN, S/VOUT, ON, etc.;
- 2. Turn on Power Supply 1 and set desired  $V_{\text{DD}}$  from 2.7 V…3.6 V range;
- 3. Turn on Power Supply 2 and set desired  $V_{\mbox{IN}}$  from 0.25 V…1.5 V range;
- 4 .Toggle the ON signal High or Low to observe SLG59M1746C operation.

Datasheet



An Ultra-low Power,  $RDS_{ON}$  17.6 m $\Omega$ , 1 A, 0.82 mm<sup>2</sup> WLCSP Integrated Power Switch with Controlled Inrush Current

### Package Top Marking System Definition



Pin A1 Identifier

NNN - Serial Number Code Field<sup>1</sup>

Note 1: Each character in code field can be alphanumeric A-Z and 0-9



An Ultra-low Power,  $RDS_{ON}$  17.6 m $\Omega$ , 1 A, 0.82 mm<sup>2</sup> WLCSP Integrated Power Switch with Controlled Inrush Current

#### **Package Drawing and Dimensions**

6 Pin WLCSP Green Package 0.71 x 1.16 mm

## Laser Marking View





**Bump View** 

| UNIT: mm |       |          |       |        |           |           |       |  |
|----------|-------|----------|-------|--------|-----------|-----------|-------|--|
| Symbol   | Min.  | Nom.     | Max.  | Symbol | Min.      | Nom.      | Max.  |  |
| А        | 0.390 | 0.445    | 0.500 | D      | 1.130     | 1.160     | 1.190 |  |
| A1       | 0.125 | 0.150    | 0.175 | E      | 0.680     | 0.710     | 0.740 |  |
| A2       | 0.245 | 0.270    | 0.295 | е      | 0.35 BSC  |           |       |  |
| A3       | 0.020 | 0.025    | 0.030 | D1     | 0.70 BSC  |           |       |  |
| b        | 0.195 | 0.220    | 0.245 | SD     | 0.055 BSC |           |       |  |
| N        |       | 6 (bump) |       | SE     |           | 0.175 BSC |       |  |

| Datasheet | Revision 1.01 |
|-----------|---------------|
|           |               |
|           |               |



An Ultra-low Power,  $RDS_{ON}$  17.6 m $\Omega$ , 1 A, 0.82 mm<sup>2</sup> WLCSP Integrated Power Switch with Controlled Inrush Current

#### SLG59M1746C 6 Pin WLCSP PCB Landing Pattern





Recommended Land Pattern



Solder mask detail (not to scale)

Unit: um

| Datasheet      | Revision 1.01 | 25-Mar-2020                 |
|----------------|---------------|-----------------------------|
| CFR0011-120-01 | Page 29 of 32 | © 2020 Dialog Semiconductor |



An Ultra-low Power,  $RDS_{ON}$  17.6 m $\Omega$ , 1 A, 0.82 mm<sup>2</sup> WLCSP Integrated Power Switch with Controlled Inrush Current

#### **Recommended Reflow Soldering Profile**

For successful reflow of the SLG59M1746C a recommended thermal profile is illustrated below:



Note: This reflow profile is for classification/preconditioning and are not meant to specify board assembly profile. Actual board assembly profiles should be developed based on specific process needs and board designs and should not exceed parameters depicted on figure above.

Please see more information on IPC/JEDEC J-STD-020: latest revision for reflow profile based on package volume of 0.352 mm<sup>3</sup> (nominal).

| D | а | ta | S | h | e | e | ŧ. |
|---|---|----|---|---|---|---|----|
| - | - |    | - |   | - | - |    |



## An Ultra-low Power, $RDS_{ON}$ 17.6 m $\Omega$ , 1 A, 0.82 mm<sup>2</sup> WLCSP Integrated Power Switch with Controlled Inrush Current

#### **Tape and Reel Specifications**

| Deekere                                      | #            | Nominal Max Units    |          | Reel &  | Leader (min)     |         | Trailer (min)  |         | Таре           | Part          |               |
|----------------------------------------------|--------------|----------------------|----------|---------|------------------|---------|----------------|---------|----------------|---------------|---------------|
| Туре                                         | # of<br>Pins | Package Size<br>[mm] | per Reel | per Box | Hub Size<br>[mm] | Pockets | Length<br>[mm] | Pockets | Length<br>[mm] | Width<br>[mm] | Pitch<br>[mm] |
| WLCSP 6L<br>0.71 x 1.16<br>mm 0.35P<br>Green | 6            | 0.71 x 1.16          | 3000     | 3000    | 178/60           | 100     | 400            | 100     | 400            | 8             | 4             |

#### **Carrier Tape Drawing and Dimensions**

| Package<br>Type                              | PocketBTM<br>Length | PocketBTM<br>Width | Pocket<br>Depth | Index Hole<br>Pitch | Pocket<br>Pitch | Index Hole<br>Diameter | Index Hole<br>to Tape<br>Edge | Index Hole<br>to Pocket<br>Center | Tape Width |
|----------------------------------------------|---------------------|--------------------|-----------------|---------------------|-----------------|------------------------|-------------------------------|-----------------------------------|------------|
|                                              | A0                  | В0                 | К0              | P0                  | P1              | D0                     | E                             | F                                 | W          |
| WLCSP 6L<br>0.71 x 1.16<br>mm 0.35P<br>Green | 0.77                | 1.22               | 0.53            | 4                   | 4               | 1.5                    | 1.75                          | 3.5                               | 0.2        |



Refer to EIA-481 specification



An Ultra-low Power,  $RDS_{ON}$  17.6 m $\Omega$ , 1 A, 0.82 mm<sup>2</sup> WLCSP Integrated Power Switch with Controlled Inrush Current

#### **Revision History**

| Date      | Version | Change             |
|-----------|---------|--------------------|
| 3/25/2020 | 1.010   | Fixed typos        |
| 3/20/2019 | 1.00    | Production Release |