

# **USB Charging Port Power Switch and Controller**

#### **General Description**

Silego SLGC55545 is a combination of current-limited USB port power switch with a USB 2.0 high-speed data line (D+/D-) switch and USB charging port identification circuit. Applications include notebook PCs and other intelligent USB host devices. The wide bandwidth (2.6 GHz) data-line switch also features low capacitance and low on resistance, allowing signals to pass with minimum edge and phase distortion. The SLGC55545 monitors D+ and D-, providing the correct hand-shaking protocol with compliant client devices.

#### **Features**

- Meets Battery Charging Specification BC1.2 for DCP and CDP
- Meets Chinese Telecommunications Industry Standard YD/T 1591-2009
- Supports Non-BC 1.2 charging modes via Automatic selection
  - DM/DP Divider Modes 2.7V/2.0V (1A) & 2.0V/2.7V (2A)
  - DM/DP 1.2V Mode
- Compatible with USB 2.0/3.0 power switch requirements
- 73 m $\Omega$  (typ) high side MOSFET
- Adjustable Current Limit up to 3.0 A (typ)
- · Pb-Free / RoHS Compliant
- · Halogen-Free
- TQFN-16 Package
- UL Listed and CB File No. E468659

## **Pin Configuration**



16-pin TQFN (Top View)

#### **Applications**

- USB Ports/Hubs
- Notebook PCs
- · Universal Wall Charging Adapter

#### **Block Diagram**





## **Pin Description**

| Pin# | Name        | Туре         | Description                                                                                                                                                           |
|------|-------------|--------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 1    | VIN         | PWR          | Input voltage, connect a $0.1\mu F$ or greater ceramic capacitor from IN to GND as close to the device as possible                                                    |
| 2    | DM_OUT      | Input/Output | D- data line to USB host controller                                                                                                                                   |
| 3    | DP_OUT      | Input/Output | D+ data line to USB host controller                                                                                                                                   |
| 4    | ILIM_SEL    | Input        | Logic level input signal used to dynamically change power switch current-limit threshold; logic LOW selects ILIM_L, logic HIGH selects ILIM_H                         |
| 5    | EN          | Input        | Logic level control input for turning the power switch and the signal switches on/off. When EN is LOW, the device is disabled, the signal and power switches are OFF. |
| 6    | CTL1        | Input        | Logic level control inputs for controlling the charging mode and the signal                                                                                           |
| 7    | CTL2        | Input        | switches. The "000" configuration is used to force and discharge of the output (VOUT) capacitor.                                                                      |
| 8    | CTL3        | Input        | output (VOOT) capacitor.                                                                                                                                              |
| 9    | STATUS#     | Output       | Active Low open drain output, asserted while charge limit occur by Power Wake or Port Power Management functions.                                                     |
| 10   | DP_IN       | Input/Output | D+ data line to connector, input/output used for hand-shaking with portable equipment                                                                                 |
| 11   | DM_IN       | Input/Output | D- data line to connector, input/output used for hand-shaking with portable equipment                                                                                 |
| 12   | VOUT        | PWR          | Power switch output                                                                                                                                                   |
| 13   | FAULT#      | Output       | Active low open drain output, asserted during over-temperature or current-limit conditions                                                                            |
| 14   | GND         | GND          | Ground                                                                                                                                                                |
| 15   | ILIM_L      | Input        | External resistor used to set current-limit threshold when ILIM_SEL is LOW. See current limit setting in detailed description.                                        |
| 16   | ILIM_H      | Input        | External resistor used to set current-limit threshold when ILIM_SEL is HIGH. See current limit setting in detailed description.                                       |
| 17   | Thermal Pad | GND          | Ground                                                                                                                                                                |

## **Ordering Information**

| Part Number  | Туре                    |
|--------------|-------------------------|
| SLGC55545V   | TQFN-16                 |
| SLGC55545VTR | TQFN-16 - Tape and Reel |

000-000C55545-101 Page 2 of 20



## **Absolute Maximum Conditions <sup>1</sup>**

| Parameter                             |                                                                      | Min. | Max.              | Unit |
|---------------------------------------|----------------------------------------------------------------------|------|-------------------|------|
| Supply Voltage range                  | VIN                                                                  | -0.3 | 7                 | V    |
| Input Voltage range                   | EN, ILIM_L, ILIM_H, ILIM_SEL, CTL1, CTL2, CTL3                       | -0.3 | 7                 | V    |
| Output Voltage range                  | VOUT, FAULT#, STATUS# <sup>2</sup>                                   | -0.3 | 7                 | V    |
| Output Voltage range                  | VIN to VOUT                                                          | -7   | 7                 | V    |
| Voltage range                         | DP_IN, DM_IN, DP_OUT, DM_OUT                                         | -0.3 | VIN+0.3 or<br>5.7 | V    |
| Input Clamp current                   | DP_IN, DM_IN, DP_OUT, DM_OUT                                         |      | ±20               | mA   |
| Continuous current in SDP or CDP mode | DP_IN to DP_OUT or DM_IN to DM_OUT                                   |      | ±100              | mA   |
| Continuous current in BC1.2 DCP mode  | DP_IN to DM_IN                                                       |      | ±35               | mA   |
| Continuous output current             |                                                                      | Į.   | nternally limited | d    |
| Continuous output sink current        | FAULT#, STATUS#                                                      |      | 25                | mA   |
| Continuous output source current      | ILIM_L, ILIM_H                                                       |      | 1                 | mA   |
| Continuous total power dissipation    |                                                                      | l    | nternally limited | d    |
| ESD Rating, Human Body Model (HBM)    | VIN, EN, ILIM_L, ILIM_H, ILIM_SEL,<br>CTL1, CTL2, CTL3, VOUT, FAULT# | 2    |                   | kV   |
| ESD Rating, Human Body Model (HBM)    | DP_IN, DM_IN, DP_OUT, DM_OUT                                         | 8    |                   | kV   |
| ESD Rating, Charged Device Model      |                                                                      | 500  |                   | V    |
| Operating Temperature Range           |                                                                      | -40  | 85                | °C   |
| Storage Temperature Range             |                                                                      | -65  | 165               | °C   |

<sup>1.</sup> Stresses beyond those listed under "absolute maximum ratings" may cause permanent damage to the device. These are stress ratings only and functional operation of the device at these or any other conditions beyond those indicated under "recommended operating conditions" is not implied. Exposure to absolute-maximum-rated conditions for extended periods may affect device reliability.

000-000C55545-101 Page 3 of 20

<sup>2.</sup> Do not apply external voltage sources directly





#### Thermal Information<sup>1</sup>

| Parameter        |                                                           | Typical | Unit |
|------------------|-----------------------------------------------------------|---------|------|
| $\theta_{JA}$    | Junction-to-ambient thermal resistance <sup>2</sup>       | 53.4    | °C/W |
| $\theta_{JCtop}$ | Junction-to-case (top) thermal resistance <sup>3</sup>    | 51.4    | °C/W |
| $\theta_{JB}$    | Junction-to-board thermal resistance <sup>4</sup>         | 17.2    | °C/W |
| ΨJT              | Junction-to-top characterization parameter <sup>5</sup>   | 3.7     | °C/W |
| ΨЈВ              | Junction-to-board characterization parameter <sup>6</sup> | 20.7    | °C/W |
| $\theta_{JCbot}$ | Junction-to-case (bottom) thermal resistance <sup>7</sup> | 3.9     | °C/W |

- 1. For more information about traditional and new thermal metrics, see the IC Package Thermal Metrics application report, SPRA953.
- 2. The junction-to-ambient thermal resistance under natural convection is obtained in a simulation on a JEDEC-standard, high-K board, as specified in JESD51-7, in an environment described in JESD51-2a.
- 3. The junction-to-case (top) thermal resistance is obtained by simulating a cold plate test on the package top. No specific JEDEC-standard test exists, but a close description can be found in the ANSI SEMI standard G30-88.
- 4. The junction-to-board thermal resistance is obtained by simulating in an environment with a ring cold plate fixture to control the PCB temperature, as described in JESD51-8.
- 5. The junction-to-top characterization parameter,  $\psi_{JT}$ , estimates the junction temperature of a device in a real system and is extracted from the simulation data for obtaining  $\theta_{JA}$ , using a procedure described in JESD51-2a (sections 6 and 7).
- 6. The junction-to-board characterization parameter,  $\psi_{JB}$ , estimates the junction temperature of a device in a real system and is extracted from the simulation data for obtaining  $\theta_{JA}$ , using a procedure described in JESD51-2a (sections 6 and 7).
- 7. The junction-to-case (bottom) thermal resistance is obtained by simulating a cold plate test on the exposed (power) pad. No specific JEDEC standard test exists, but a close description can be found in the ANSI SEMI standard G30-88.

#### **Recommended Operating Conditions**

over operating free-air temperature range (unless otherwise noted)

| Symbol            | Parameter                              | Condition/Note                                                         | Min. | Тур. | Max. | Unit |
|-------------------|----------------------------------------|------------------------------------------------------------------------|------|------|------|------|
|                   |                                        | VIN                                                                    | 4.5  |      | 5.5  | V    |
| V <sub>IN</sub>   | Input Voltage                          | Logic Level Inputs (CTL1, CTL2, CTL3, EN, ILIM_SEL)                    | 0    |      | 5.5  | ٧    |
|                   |                                        | Data Line Inputs (DP_IN, DM_IN, DP_OUT, DM_OUT)                        |      |      | 5.5  | V    |
|                   | Continuous Current                     | Data Line inputs (SDP or CDP mode, DP_IN to DP_OUT or DM_IN to DM_OUT) |      |      | ±30  | mA   |
|                   |                                        | Data Line inputs (BC1.2 DCP mode, DP_IN to DM_IN)                      |      |      | ±15  | mA   |
| $R_{ILIM}$        | Current-limit set resistors            | ILIM_L to GND, ILIM_H to GND                                           | 16.9 |      | 750  | kΩ   |
| T <sub>J</sub>    | Operating virtual junction temperature |                                                                        | -40  |      | 125  | °C   |
| V <sub>IH</sub>   | Input Logic High                       |                                                                        | 1.8  |      |      | V    |
| V <sub>IL</sub>   | Input Logic Low                        |                                                                        |      |      | 0.8  | V    |
| V <sub>HYST</sub> | Input Logic Hysteresis                 |                                                                        |      | 250  |      | mV   |

000-000C55545-101 Page 4 of 20



#### **Electrical Characteristics**

Conditions are -40  $\leq$  T<sub>J</sub>  $\leq$  125°C unless otherwise noted.  $V_{EN}$  =  $V_{IN}$  = 5 V,  $R_{FAULT\#}$  =  $R_{STATUS\#}$  = 10 k $\Omega$ ,  $R_{ILIM\_L}$  = 80 k $\Omega$ ,  $R_{ILIM\_H}$  = 20 k $\Omega$ ,  $R_{ILIM\_SEL}$  =  $R_{ILIM\_SEL}$  =  $R_{ILIM\_SEL}$  =  $R_{ILIM\_SEL}$  = 0 k $\Omega$ ,  $R_{ILIM\_H}$  = 80 k $\Omega$ ,  $R_{ILIM\_H}$  = 20 k $\Omega$ ,  $R_{ILIM\_SEL}$  = 0 k $\Omega$ ,  $R_{ILIM\_H}$  = 80 k $\Omega$ ,  $R_{ILIM\_H}$  = 10 k $\Omega$ ,  $R_{ILIM\_H}$  =

#### **Electrical Characteristics - Power Switch**

| Symbol            | Parameter                    | Condition/Note                                                                                                                            | Min. | Тур. | Max. | Unit |
|-------------------|------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------|------|------|------|------|
|                   |                              | I <sub>OUT</sub> = 2 A, V <sub>ILIM_SEL</sub> = Logic<br>High                                                                             |      | 73   |      | mΩ   |
| Rds <sub>ON</sub> | Static drain-source on-state | I <sub>OUT</sub> = 100 mA, V <sub>ILIM_SEL</sub> = Logic Low                                                                              |      | 73   |      | mΩ   |
| IXUS ON           | resistance <sup>1</sup>      | $-40^{\circ}$ C $\leq$ T <sub>A</sub> = T <sub>J</sub> $\leq$ 85 $^{\circ}$ C, I <sub>OUT</sub> = 2 A, V <sub>ILIM_SEL</sub> = Logic High |      | 73   | -    | mΩ   |
|                   |                              | $T_A = T_J = 25^{\circ}C$ , $I_{OUT} = 2$ A, VILIM_SEL = Logic HIgh                                                                       |      | 73   |      | mΩ   |
| T <sub>R</sub>    | Rise Time, Output            | $C_L = 1 \mu F, R_L = 100 \Omega,$                                                                                                        | 0.7  | 1.0  | 1.6  | ms   |
| T <sub>F</sub>    | Fall Time, Output            | $C_L = 1 \mu F, R_L = 100 \Omega,$                                                                                                        | 0.2  | 0.35 | 0.5  | ms   |
| R <sub>DIS</sub>  | VOUT Discharge Resistance    |                                                                                                                                           | 337  | 498  | 681  | Ω    |
| T <sub>DIS</sub>  | Out Discharge Hold Time      |                                                                                                                                           |      | 2    |      | s    |
| I <sub>REV</sub>  | Reverse leakage current      | $V_{OUT} = 5.5 \text{ V}, V_{IN} = V_{EN} = 0 \text{ V}, $<br>$T_{J} = 25^{\circ}\text{C}$                                                |      |      | 2    | μА   |

#### **Electrical Characteristics - Input EN**

| Symbol              | Parameter                                                   | Condition/Note                     | Min. | Тур.             | Max. | Unit |  |  |
|---------------------|-------------------------------------------------------------|------------------------------------|------|------------------|------|------|--|--|
| V <sub>EN</sub>     | Enable pin turn on/off threshold, falling                   |                                    |      | 1.08             |      | V    |  |  |
| V <sub>EN_HYS</sub> | EN Hysteresis                                               |                                    |      | 230 <sup>1</sup> |      | mV   |  |  |
|                     | Input current                                               | V <sub>EN</sub> = 0 V or 5.5 V     | -0.5 |                  | 0.5  | μΑ   |  |  |
| T <sub>ON</sub>     | Turn On time                                                | $C_L = 1 \mu F, R_L = 100 \Omega,$ |      | 2.7              | 4.0  | ms   |  |  |
| T <sub>OFF</sub>    | Turn Off time                                               | $C_L = 1 \mu F, R_L = 100 \Omega,$ |      | 1.7              | 3.0  | ms   |  |  |
| Note: 1. Typic      | Note: 1. Typical value for reference only, not 100% tested. |                                    |      |                  |      |      |  |  |

#### **Electrical Characteristics - Current Limit**

| Symbol                | Parameter                               | Condition/Note                       | Min. | Тур.             | Max. | Unit |
|-----------------------|-----------------------------------------|--------------------------------------|------|------------------|------|------|
| V <sub>ILIM_SEL</sub> | ILIM_SEL turn on/off threshold, falling |                                      |      | 1.08             |      | ٧    |
| V <sub>ILIM_HYS</sub> | ILIM_SEL Hysteresis                     |                                      |      | 230 <sup>1</sup> |      | mV   |
| I <sub>EN</sub>       | ILIM_SEL Input current                  | V <sub>ILIM HYS</sub> = 0 V or 5.5 V | -0.5 |                  | 0.5  | μΑ   |

000-000C55545-101 Page 5 of 20



#### **Electrical Characteristics - Current Limit**

| Symbol             | Parameter                                                   | Condition/Note                                                                                                                                     | Min.  | Тур.              | Max.  | Unit |  |  |  |
|--------------------|-------------------------------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------|-------|-------------------|-------|------|--|--|--|
|                    | Maximum DC Output current from VIN to VOUT                  | $V_{ILIM\_SEL}$ = Logic Low<br>$R_{ILIM\_L}$ = 210k $\Omega$                                                                                       | 0.22  | 0.26              | 0.30  | Α    |  |  |  |
|                    |                                                             | $V_{\text{ILIM\_SEL}} = \text{Logic Low}$ $R_{\text{ILIM\_L}} = 80.6 \text{k}\Omega$ $-40^{\circ}\text{C} \le T_{\text{J}} \le 85^{\circ}\text{C}$ | 0.60  | 0.66              | 0.72  | А    |  |  |  |
| I <sub>SHORT</sub> |                                                             | $V_{\text{ILIM\_SEL}}$ = Logic Low<br>$R_{\text{ILIM\_L}}$ = 22.1k $\Omega$                                                                        | 2.120 | 2.275             | 2.430 | А    |  |  |  |
|                    |                                                             | $V_{ILIM\_SEL}$ = Logic High $R_{ILIM\_H}$ = 20k $\Omega$                                                                                          | 2.340 | 2.510             | 2.685 | Α    |  |  |  |
|                    |                                                             | $V_{ILIM\_SEL}$ = Logic High $R_{ILIM\_H}$ = 16.9k $\Omega$                                                                                        | 2.77  | 2.97              | 3.17  | Α    |  |  |  |
| T <sub>IOS</sub>   | Response time to short circuit                              | V <sub>IN</sub> = 5 V                                                                                                                              | -     | 6.65 <sup>1</sup> |       | μs   |  |  |  |
| Note: 1. Typica    | Note: 1. Typical value for reference only, not 100% tested. |                                                                                                                                                    |       |                   |       |      |  |  |  |

## **Electrical Characteristics - Supply Current**

| Symbol           | Parameter                       | Condition/Note                                                      | Min. | Тур. | Max. | Unit |
|------------------|---------------------------------|---------------------------------------------------------------------|------|------|------|------|
| I <sub>CCL</sub> | Supply current, switch disabled | $V_{EN} = 0 \text{ V},$<br>VOUT grounded,<br>-40°C \le T_J \le 85°C |      | 0.1  | 2    | μΑ   |
| I <sub>CCH</sub> | Supply current, operating       | $V_{EN} = V_{IN}$                                                   |      | 215  | 270  | μΑ   |

## **Electrical Characteristics - Undervoltage Lockout**

| Symbol              | Parameter                       | Condition/Note         | Min.             | Тур. | Max. | Unit |
|---------------------|---------------------------------|------------------------|------------------|------|------|------|
| V <sub>UVLO</sub>   | Low level input voltage, IN     | V <sub>IN</sub> rising | 3.9              | 4.1  | 4.3  | V    |
| V <sub>IN_HYS</sub> | Hysteresis, IN                  |                        | 100 <sup>1</sup> |      |      | mV   |
| Note: 1. Typica     | I value for reference only, not | 100% tested.           |                  |      |      |      |

#### **Electrical Characteristics - FAULT#**

| Symbol            | Parameter                  | Condition/Note                                                 | Min. | Тур. | Max. | Unit |
|-------------------|----------------------------|----------------------------------------------------------------|------|------|------|------|
| V <sub>OL</sub>   | Output Low voltage, FAULT# | I <sub>FAULT#</sub> = 1 mA                                     |      |      | 100  | mV   |
| I <sub>LEAK</sub> | Off-state leakage          | V <sub>FAULT#</sub> = 5.5 V                                    |      |      | 1    | μΑ   |
|                   |                            | FAULT# assertion or de-assertion due to over-current condition |      | 8.6  |      | ms   |

## **Electrical Characteristics - CTL Inputs**

| Symbol               | Parameter                               | Condition/Note                  | Min. | Тур.             | Max. | Unit |
|----------------------|-----------------------------------------|---------------------------------|------|------------------|------|------|
| V <sub>CTL</sub>     | CTL pins turn on/off threshold, falling |                                 |      | 1.08             |      | ٧    |
| V <sub>CTL_HYS</sub> | Hysteresis, CTL                         |                                 |      | 230 <sup>1</sup> |      | mV   |
|                      | Input current                           | V <sub>CTL</sub> = 0 V or 5.5 V | -0.5 |                  | 0.5  | μΑ   |
| Note: 1. Typica      | l value for reference only, not         | 100% tested.                    |      |                  |      |      |

000-000C55545-101 Page 6 of 20





#### **Electrical Characteristics - Thermal Shutdown**

| Symbol          | Parameter                                                   | Condition/Note | Min. | Тур.            | Max. | Unit |
|-----------------|-------------------------------------------------------------|----------------|------|-----------------|------|------|
|                 | Thermal shutdown threshold                                  |                | 155  |                 |      | °C   |
|                 | Thermal shutdown threshold in current-limit                 |                | 135  |                 |      | °C   |
|                 | Hysteresis                                                  |                |      | 20 <sup>1</sup> |      | °C   |
| Note: 1. Typica | Note: 1. Typical value for reference only, not 100% tested. |                |      |                 |      |      |

## **Electrical Characteristics - Analog Switch**

 $V_{IN}$  = 5.0 V,  $T_A$  = 25 °C (unless specified otherwise)

| Symbol                                             | Parameter                                                          | Condition/Note                                                                                                                                                                     | Min. | Тур. | Max.     | Unit |
|----------------------------------------------------|--------------------------------------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------|------|----------|------|
| $V_{DP\_IN}, V_{DM\_IN}$                           | Analog signal Range                                                |                                                                                                                                                                                    | 0    |      | $V_{DD}$ | V    |
| R <sub>ON</sub>                                    | On Resistance                                                      | $V_{DP/DM\_OUT} = 0 V,$<br>$I_{DP/DM\_IN} = 30 \text{ mA}$                                                                                                                         | -    | 2    | 4        | Ω    |
| NON                                                | DP_OUT/DM_OUT Switch                                               | $V_{DP/DM\_OUT} = 2.4 \text{ V},$<br>$I_{DP/DM\_IN} = -15 \text{ mA}$                                                                                                              | 1    | 3    | 6        | Ω    |
| $\Delta R_{ON}$                                    | On Resistance Mismatch<br>between channels<br>DP_OUT/DM_OUT Switch | $V_{IN} = 5 V$<br>$V_{DP\_IN} = V_{DM\_IN} = 400 \text{ mV}$<br>$I_{DP\_IN} = I_{DM\_IN} = 10 \text{ mA}$                                                                          |      | 0.1  |          | Ω    |
| R <sub>FLAT</sub>                                  | On Resistance flatness<br>DP_OUT/DM_OUT Switch                     | $V_{IN} = 5.0 \text{ V}$<br>$V_{DP\_IN} = V_{DM\_IN} = 0 \text{ V to } V_{IN}$<br>$I_{DP\_IN} = I_{DM\_IN} = 10 \text{ mA}$                                                        | 1    | 0.5  | 1        | Ω    |
| R <sub>SHORT</sub>                                 | On Resistance of DP_OUT/DM_OUT Short                               | $V_{CB} = 0 V$<br>$V_{DP\_IN} = 1 V$<br>$I_{DP\_IN} = I_{DM\_IN} = 10 \text{ mA}$                                                                                                  | 1    | 100  | 150      | Ω    |
| I <sub>DP_OUT_OFF</sub> , I <sub>DM_OUTOFF</sub>   | Off-Leakage Current                                                | $V_{IN} = 3.6 \text{ V}$<br>$V_{DP\_IN} = V_{DM\_IN} = 0.3 \text{ V to } 3.3 \text{ V}$<br>$V_{DP\_OUT} = V_{DM\_OUT} = 3.3 \text{ V to } 0.3 \text{ V}$<br>$V_{EN} = 0 \text{ V}$ | -250 | 1    | 250      | nA   |
| I <sub>DP_IN_OFF</sub> ,<br>I <sub>DM_IN_OFF</sub> | Off-Leakage Current                                                | V <sub>IN</sub> = 3.6 V<br>V <sub>DP_IN</sub> = V <sub>DM_IN</sub> = 3.3 V to 0.3 V<br>V <sub>EN</sub> = V <sub>IN</sub>                                                           | -250 |      | 250      | nA   |

## **Electrical Characteristics - Dynamic Performance**

 $V_{DD}$  = 5.0 V,  $T_A$  = 25 °C (unless specified otherwise)

| Symbol                              | Parameter                              | Condition/Note                                                            | Min. | Тур. | Max. | Unit |
|-------------------------------------|----------------------------------------|---------------------------------------------------------------------------|------|------|------|------|
| T <sub>ON</sub>                     | Turn On Time                           | $V_{DP\_OUT}$ or $V_{DM\_OUT}$ = 1.5 V $R_L$ = 300 $\Omega$ $C_L$ = 35 pF | '    | 20   | 100  | μs   |
| T <sub>OFF</sub>                    | Turn Off Time                          | $V_{DP\_OUT}$ or $V_{DM\_OUT}$ = 1.5 V $R_L$ = 300 $\Omega$ $C_L$ = 35 pF | '    | 1    | 5    | μs   |
| T <sub>PLH</sub> , T <sub>PHL</sub> | DP_OUT/DM_OUT Switch Propagation Delay | $R_L = R_S = 50 \Omega$                                                   |      | 60   |      | ps   |

000-000C55545-101 Page 7 of 20





## **Electrical Characteristics - Dynamic Performance**

 $V_{DD}$  = 5.0 V,  $T_A$  = 25 °C (unless specified otherwise)

| Symbol            | Parameter                          | Condition/Note                                                                           | Min. | Тур. | Max. | Unit |
|-------------------|------------------------------------|------------------------------------------------------------------------------------------|------|------|------|------|
| T <sub>SKEW</sub> | Output Skew                        | Skew between DP_IN and DM_IN when connected to DP_OUT and DM_OUT $R_L = R_S = 50 \Omega$ |      | 40   |      | ps   |
| C <sub>OFF</sub>  | DP_OUT/DM_OUT Off-Ca-<br>pacitance | f = 1 MHz                                                                                | '    | 2.0  |      | pF   |
| C <sub>ON</sub>   | DP_IN/DM_IN On-Capacitance         | f = 240 MHz                                                                              | '    | 4.0  | 5.5  | pF   |
| BW                | -3dB Bandwidth                     | $R_L = R_S = 50 \Omega$                                                                  |      | 1000 |      | MHz  |
| V <sub>ISO</sub>  | Off-Isolation                      | $V_{DP\_OUT}$ , $V_{DP\_IN}$ = 0 dBm<br>$R_L$ = $R_S$ =50 $\Omega$<br>f = 250 MHz        |      | -20  |      | dB   |
| V <sub>CT</sub>   | Crosstalk                          | $V_{DP\_OUT}$ , $V_{DP\_IN}$ = 0 dBm<br>$R_L$ = $R_S$ = 50 $\Omega$<br>f = 250 MHz       |      | -25  |      | dB   |

000-000C55545-101 Page 8 of 20





### **Parameter Measurement Information**

**Test Circuit** 



#### **Voltage Waveform**



#### **Voltage Waveforms**



#### **Response Time to Short-Circuit Waveforms**



000-000C55545-101 Page 9 of 20





### DCP BC1.2 Operation



## **VOUT Discharge During CTL Lines Change**



000-000C55545-101 Page 10 of 20



#### Overview

The following overview references various industry standards. It is always recommended to consult the most up-to-date standard to ensure the most recent and accurate information. Rechargeable portable equipment requires an external power source to charge its batteries. USB ports are a convenient location for charging because of an available 5 V power source. Universally accepted standards are required to make sure host and client-side devices operate together in a system to ensure power management requirements are met. Traditionally, USB host ports following the USB 2.0 specification must provide at least 500 mA to downstream client-side devices. Because multiple USB devices can be attached to a single USB port through a bus-powered hub, it is the responsibility of the client-side device to negotiate its power allotment from the host to ensure the total current draw does not exceed 500 mA. In general, each USB device is granted 100 mA and may request more current in 100 mA unit steps up to 500 mA. The host may grant or deny based on the available current.

Additionally, the success of USB has made the mini-USB connector a popular choice for wall adapter cables. This allows a portable device to charge from both a wall adapter and USB port with only one connector. One common difficulty has resulted from this. As USB charging has gained popularity, the 500 mA minimum defined by USB 2.0 has become insufficient for many handset and personal media players which need a higher charging rate. On the other hand, wall adapters can provide much more current than 500 mA. Several new standards have been introduced defining protocol handshaking methods that allow host and client devices to acknowledge and draw additional current beyond the 500 mA minimum defined by USB 2.0 while still using a single micro-USB input connector.

The SLGC55545 supports three of the most common protocols:

- USB 2.0 Battery Charging Specification BC1.2
- Chinese Telecommunications Industry Standard YD/T 1591-2009
- · Divider Mode

All three methods have similarities and differences, but the biggest commonality is that all three define three types of charging ports that provide charging current to client-side devices. These charging ports are defined as:

- · Standard Downstream Port (SDP)
- · Charging Downstream Port (CDP)
- Dedicated Charging Port (DCP)

BC1.2 defines a Charging Port as a downstream facing USB port that provides power for charging portable equipment. The table below shows the differences between these ports according to BC1.2 (draft).

#### **Operating Modes**

| Port Type     | Supports USB 2.0 Communication | Maximum Allowable Current Draw By Portable Equipment (A) |
|---------------|--------------------------------|----------------------------------------------------------|
| SDP (USB 2.0) | Yes                            | 0.5                                                      |
| SDP (USB 3.0) | Yes                            | 0.9                                                      |
| CDP           | Yes                            | 1.5                                                      |
| DCP           | No                             | 1.5                                                      |

BC1.2 (draft) defines the protocol necessary to allow portable equipment to determine what type of port it is connected to so that it can allot its maximum allowable current draw. The hand-shaking process has two steps. During step one, the primary detection, the portable equipment outputs a nominal 0.6-V output on its D+ line and reads the voltage input on its D- line. The portable device concludes it is connected to an SDP if the voltage is less than the nominal data detect voltage of 0.3 V. The portable device concludes that it is connected to a Charging Port if the D- voltage is greater than the nominal data detect voltage of 0.3 V and less than 0.8 V. The second step, the secondary detection, is necessary for portable equipment to determine between a CDP and a DCP. The portable device outputs a nominal 0.6 V output on its D- line and reads the voltage input on its D+ line. The portable device concludes it is connected to a CDP if the data line being read remains less than the nominal data detect voltage of 0.3 V. The portable device concludes it is connected to a DCP if the data line being read is greater than the nominal data detect voltage of 0.3 V and less than 0.8 V.

000-000C55545-101 Page 11 of 20



#### Standard Downstream Port (SDP)

An SDP is a traditional USB port that follows USB 2.0/3.0 and supplies a maximum of 500 mA per port for USB 2.0 and 900 mA per port for USB 3.0. USB 2.0 communications is supported, and the host controller must be active to allow charging.

#### **Charging Downstream Port (CDP)**

A CDP is a USB port that follows USB 2.0/3.0 BC1.2 (draft) and supplies a minimum of 1.5 A per port. It provides power and meets USB 2.0/3.0 requirements for device enumeration. USB 2.0/3.0 communications is supported, and the host controller must be active to allow charging. What separates a CDP from an SDP is the host-charge handshaking logic that identifies this port as a CDP. A CDP is identifiable by a compliant BC1.2 (draft) client device and allows for additional current draw by the client device.

The CDP hand-shaking process is two steps. During step one the portable equipment outputs a nominal 0.6 V output on its D+ line and reads the voltage input on its D- line. The portable device concludes it is connected to an SDP if the voltage is less than the nominal data detect voltage of 0.3 V. The portable device concludes that it is connected to a Charging Port if the D- voltage is greater than the nominal data detect voltage of 0.3V and less than 0.8 V.

The second step is necessary for portable equipment to determine between a CDP and a DCP. The portable device outputs a nominal 0.6 V output on its D- line and reads the voltage input on its D+ line. The portable device concludes it is connected to a CDP if the data line being read remains less than the nominal data detect voltage of 0.3 V. The portable device concludes it is connected to a DCP if the data line being read is greater than the nominal data detect voltage of 0.3V and less than 0.8 V.

#### **Dedicated Charging Port (DCP)**

A DCP is a special type of wall-adapter used in charging applications that uses a micro-B connector to connect to portable devices. A DCP only provides power and does not support data connection to an upstream port. As shown in following sections, a DCP is identified by the electrical characteristics of its data lines. The SLGC55545 emulates DCP in two charging states, namely DCP Forced and DCP Auto. In DCP Forced state the device will support one of the following two DCP charging schemes: Divider1 or Shorted. In DCP Auto state, the SLGC55545 charge detection state machine is enabled which will selectively implement charging schemes involved with the Shorted, Divider1, Divider2, and 1.2 V modes.

Shorted DCP mode complies with BC1.2 and Chinese Telecommunications Industry Standard YD/T 1591-2009.

Divider and 1.2V modes are used to charge devices that do not comply with BC1.2 DCP standard.

#### High-Bandwidth Data Line Switch

The SLGC55545 passes the D+ and D- data lines through the device to enable monitoring and handshaking while supporting charging operation. A wide bandwidth signal switch is used, allowing data to pass through the device without corrupting signal integrity. The data line switches are turned on in any of CDP or SDP operating modes. The EN input also needs to be at logic High for the data line switches to be enabled.

#### Note:

- 1. While in CDP mode, the data switches are ON even while CDP handshaking is occurring.
- 2. The data line switches are OFF if EN is low, or if in DCP mode (BC1.2 (draft), Divider mode or Auto-detect). They are not automatically turned off if the power switch (VIN to VOUT) is doing current limiting. With SLGC55545, the data line switches are also off when in "000" mode.
- 3. The data switches are for USB 2.0 differential pair only. In the case of a USB 3.0 host, the super speed differential pairs must be routed directly to the USB connector without passing through the SLGC55545.

000-000C55545-101 Page 12 of 20



#### **Logic Control Modes**

The SLGC55545 supports the listed standards above for the SDP, CDP and DCP modes using the CTL1, CTL2, and CTL3 logic I/O control pins, although their truth tables are different as shown below. The different CTLx settings correspond to the different types of charge modes. Also, using the Auto-Detect Mode, the Divider Mode or BC1.2 (draft) / YD/T 1591-2009 can be automatically selected without external user interaction

#### Note:

With the SLGC55545, if the "000" mode is selected, the power switch will be turned off and an output discharge resistor will be connected, while the data line switches will be turned off.

#### **SLGC55545 Control Truth Table**

| CTL1 | CTL2 | CTL3 | ILIM_SEL | MODE              | Current<br>Limit<br>Settings             | Status<br>Output                    | Note                                                            |
|------|------|------|----------|-------------------|------------------------------------------|-------------------------------------|-----------------------------------------------------------------|
| 0    | 0    | 0    | 0        | Discharge         | N/A                                      | OFF                                 | Output held LOW                                                 |
| 0    | 0    | 0    | 1        | Discharge         | N/A                                      | OFF                                 | Output held LOW                                                 |
| 0    | 0    | 1    | 0        | DCP Auto          | ILIM_H                                   | OFF                                 | Data Lines Disconnected                                         |
| 0    | 0    | 1    | 1        | DCP Auto          | I <sub>OS PW</sub> & ILIM_H <sup>1</sup> | DCP<br>Load<br>Present <sup>2</sup> | Data Lines Disconnected & Power Wake Function Active            |
| 0    | 1    | 0    | 0        | SDP1              | ILIM_L                                   | OFF                                 | Data Lines Connected                                            |
| 0    | 1    | 0    | 1        | SDP1              | ILIM_H                                   | OFF                                 | Data Lines Connected                                            |
| 0    | 1    | 1    | 0        | DCP Auto          | ILIM_H                                   | OFF                                 | Data Lines Disconnected                                         |
| 0    | 1    | 1    | 1        | DCP Auto          | ILIM_H                                   | DCP<br>Load<br>Present <sup>3</sup> | Data Lines Disconnected & Port Power Management Function Active |
| 1    | 0    | 0    | 0        | DCP<br>Shorted    | ILIM_L                                   | OFF                                 | Device forced to stay in DCP BC 1.2 charging mode               |
| 1    | 0    | 0    | 1        | DCP<br>Shorted    | ILIM_H                                   | OFF                                 | Device forced to stay in DCP BC 1.2 charging mode               |
| 1    | 0    | 1    | 0        | DCP /<br>Divider1 | ILIM_L                                   | OFF                                 | Device forced to stay in DCP Divider1 charging mode             |
| 1    | 0    | 1    | 1        | DCP /<br>Divider1 | ILIM_H                                   | OFF                                 | Device forced to stay in DCP Divider1 charging mode             |
| 1    | 1    | 0    | 0        | SDP1              | ILIM_L                                   | OFF                                 | Data Lines Connected                                            |
| 1    | 1    | 0    | 1        | SDP1              | ILIM_H                                   | OFF                                 | Data Lines Connected                                            |
| 1    | 1    | 1    | 0        | SDP2 <sup>4</sup> | ILIM_L                                   | OFF                                 | Data Lines Connected                                            |
| 1    | 1    | 1    | 1        | CDP <sup>4</sup>  | ILIM_H                                   | CDP<br>Load<br>Present <sup>5</sup> | Data Lines Connected & Port Power Management Active             |

#### Notes:

- 1. Current Limit ( $I_{OS}$ ) is automatically switched between  $I_{OS\_PW}$  and the value set by ILIM\_H according to the Power Wake Functionality.
- 2. DCP Load present governed by the "Power Wake" limits.
- 3. DCP Load present governed by the "Non-Power Wake" limits.
- 4. No VOUT discharge when charging between 1111 and 1110.
- 5. CDP Load present governed by the "Non-Power Wake" limits.

000-000C55545-101 Page 13 of 20



#### **Output Discharge**

To allow a charging port to renegotiate current with a portable device, SLGC55545 uses the VBUS discharge function. It proceeds by turning off the power switch while discharging VOUT, then turning back ON the power switch to reassert the VOUT voltage. This discharge function is automatically applied when a change at the CTLx lines results in any of the following mode transitions.

- · Any transition to and from CDP
- · Any transition to and from SDP

In addition to this, can be achieved using the mode "000".

#### **Overcurrent Protection**

When an over-current condition is detected, the device maintains a constant output current and reduces the output voltage accordingly. Two possible overload conditions can occur. In the first condition, the output has been shorted before the device is enabled or before VIN has been applied.

The SLGC55545 senses the short and immediately switches into a constant-current output. In the second condition, a short or an overload occurs while the device is enabled. At the instant the overload occurs, high currents may flow for nominally one to two microseconds before the current-limit circuit can react. The device operates in constant-current mode after the current-limit circuit has responded. Complete shutdown occurs only if the fault is present long enough to activate thermal limiting. The device will remain off until the junction temperature cools approximately 10°C and will then re-start. The device will continue to cycle on/off until the over-current condition is removed.

#### **FAULT# Response**

The FAULT# open-drain output is asserted (active low) during an over-temperature or current limit condition. The output remains asserted until the fault condition is removed. The SLGC55545 is designed to eliminate false FAULT# reporting by using an internal deglitch circuit for current limit conditions without the need for external circuitry. This ensures that FAULT# is not accidentally asserted due to normal operation such as starting into a heavy capacitive load. Over-temperature conditions are not deglitched and assert the FAULT# signal immediately.

#### Undervoltage Lockout (UVLO)

The undervoltage lockout (UVLO) circuit disables the power switch until the input voltage reaches the UVLO turn-on threshold. Built-in hysteresis prevents unwanted oscillations on the output due to input voltage drop from large current surges.

#### **Thermal Sense**

The SLGC55545 protects itself with two independent thermal sensing circuits that monitor the operating temperature of the power distribution switch and disables operation if the temperature exceeds recommended operating conditions. The device operates in constant-current mode during an over-current condition, which increases the voltage drop across power switch. The power dissipation in the package is proportional to the voltage drop across the power switch, so the junction temperature rises during an over-current condition. The first thermal sensor turns off the power switch when the die temperature exceeds 135°C and the part is in current limit. The second thermal sensor turns off the power switch when the die temperature exceeds 155°C regardless of whether the power switch is in current limit. Hysteresis is built into both thermal sensors, and the switch turns on after the device has cooled by approximately 10°C. The switch continues to cycle off and on until the fault is removed. The open-drain false reporting output FAULT# is asserted (active low) during an over-temperature shutdown condition.

#### **Power Wake**

The SLGC55545 monitors charging current at the VOUT pin and provide sa mechanism via the STATUS# pin to switch out the high power DC-DC and switch to a low power LDO when charging current requirement is < 45 mA (typ). This saves system power in S4/S5 state while the port has no peripheral device connected. The function is specified in the truth table setting "0011"

#### **Power Management**

When a connected peripheral device request high current charge for their battery, the system may not be able to support to enough current for every USB port. In this situation, the SLGC55545 supports a port power management function to help the system designer to control their USB port power. STATUS# trip point is based on ILIM\_L current limit value to set the point. When a connected peripheral device requires port power charge current higher than ILIM\_L+60mA 200ms then the STATUS# pin will automatically output LOW to let system know. When the charge current is below ILIM\_L+60mA 3s then STATUS# return back to HIGH. This function works via truth table setting "0111" DCP\_Auto mode and "1111" CDP mode.

000-000C55545-101 Page 14 of 20



#### **Application and Layout Guidelines**

- The designed power supply range is from 4.5V to 5.5V. If the input supply is located more than a few inches from the device, an input bypass capacitor larger than 0.1uF is recommended.
- The trace routing from the upstream regulator to the VIN pin must be as short as possible to reduce the voltage drop and parasitic inductance.
- The trace routing from the Current-Limit Set Resistors to the device must be as short as possible to reduce parasitic effects on Current-Limit accuracy.

000-000C55545-101 Page 15 of 20





### **Package Top Marking System Definition**



XXXXX - Part ID Field: identifies the specific device configuration

- Date Code Field: Coded date of manufacture

LLL - Lot Code: Designates Lot #

C RR Assembly Site/COO: Specifies Assembly Site/Country of Origin
 Revision Code: Device Revision

000-000C55545-101 Page 16 of 20





## **Package Drawing and Dimensions**

#### 16 Lead TQFN Package

|          |                          | Silego Spec |      |  |  |  |  |  |  |
|----------|--------------------------|-------------|------|--|--|--|--|--|--|
| Unit: mm | (Comply to JEDEC MO-229) |             |      |  |  |  |  |  |  |
| Symbol   | Min                      | Min NOM Max |      |  |  |  |  |  |  |
| A        | 0.70                     | 0.75        | 0.80 |  |  |  |  |  |  |
| A1       | 0.00                     | -           | 0.05 |  |  |  |  |  |  |
| A2       | -                        | 0.55        |      |  |  |  |  |  |  |
| A3       | -                        | 0.20        | -    |  |  |  |  |  |  |
| b        | 0.18                     | 0.25        | 0.30 |  |  |  |  |  |  |
| D        | 2.90                     | 3.00        | 3.10 |  |  |  |  |  |  |
| D2       | 1.60                     | 1.70        | 1.80 |  |  |  |  |  |  |
| E        | 2.90                     | 3.00        | 3.10 |  |  |  |  |  |  |
| E2       | 1.60 1.70 1.80           |             |      |  |  |  |  |  |  |
| e        | 0.50 BSC                 |             |      |  |  |  |  |  |  |
| L        | 0.35 0.40 0.45           |             |      |  |  |  |  |  |  |



000-000C55545-101 Page 17 of 20





## **Tape and Reel Specifications**

| Package                    | # of | Nominal           | Max      | Units   | its Reel &       |         | Leader (min)   |         | Trailer (min)  |               | Part          |
|----------------------------|------|-------------------|----------|---------|------------------|---------|----------------|---------|----------------|---------------|---------------|
| Туре                       | Pins | Package Size [mm] | per Reel | per Box | Hub Size<br>[mm] | Pockets | Length<br>[mm] | Pockets | Length<br>[mm] | Width<br>[mm] | Pitch<br>[mm] |
| TQFN 16L<br>3X3mm<br>Green | 16   | 3 x 3 x 0.75      | 5,000    | 10,000  | 330 / 100        | 42      | 336            | 42      | 336            | 12            | 8             |

## **Carrier Tape Drawing and Dimensions**

| Package<br>Type            | PocketBTM<br>Length | PocketBTM<br>Width | Pocket<br>Depth | Index Hole<br>Pitch | Pocket<br>Pitch | Index Hole<br>Diameter | Index Hole<br>to Tape<br>Edge | Index Hole<br>to Pocket<br>Center | Tape Width |
|----------------------------|---------------------|--------------------|-----------------|---------------------|-----------------|------------------------|-------------------------------|-----------------------------------|------------|
|                            | A0                  | В0                 | K0              | P0                  | P1              | D0                     | E                             | F                                 | W          |
| TQFN 16L<br>3X3mm<br>Green | 3.3                 | 3.3                | 1.0             | 4.0                 | 8.0             | 1.55                   | 1.75                          | 5.5                               | 12.0       |



## **Recommended Reflow Soldering Profile**

Please see IPC/JEDEC J-STD-020: latest revision for reflow profile based on package volume of 6.75 mm<sup>3</sup> (nominal). More information can be found at www.jedec.org.

000-000C55545-101 Page 18 of 20



## **Revision History**

| Date      | Version | Change                                  |
|-----------|---------|-----------------------------------------|
| 7/11/2017 | 1.01    | Added Application and Layout Guidelines |
| 3/27/2017 | 1.00    | Production Release                      |

000-000C55545-101 Page 19 of 20



#### Silego Website & Support

#### Silego Technology Website

Silego Technology provides online support via our website at <a href="http://www.silego.com/">http://www.silego.com/</a>. This website is used as a means to make files and information easily available to customers.

For more information regarding Silego Green products, please visit:

| GreenPAK                     | GreenFET                     | GreenCLK                     |
|------------------------------|------------------------------|------------------------------|
| http://greenpak.silego.com/  | http://greenfet.silego.com/  | http://greenclk.silego.com/  |
| http://greenpak2.silego.com/ | http://greenfet2.silego.com/ | http://greenclk2.silego.com/ |
| http://greenpak3.silego.com/ | http://greenfet3.silego.com/ | http://greenclk3.silego.com/ |

Products are also available for purchase directly from Silego at the Silego Online Store at http://store.silego.com/.

#### Silego Technical Support

Datasheets and errata, application notes and example designs, user guides, and hardware support documents and the latest software releases are available at the Silego website or can be requested directly at <a href="mailto:info@silego.com">info@silego.com</a>.

For specific GreenPAK design or applications questions and support please send e-mail requests to GreenPAK@silego.com

Users of Silego products can receive assistance through several channels:

#### **Online Live Support**

Silego Technology has live video technical assistance and sales support available at <a href="http://www.silego.com/">http://www.silego.com/</a>. Please ask our live web receptionist to schedule a 1 on 1 training session with one of our application engineers.

#### **Contact Your Local Sales Representative**

Customers can contact their local sales representative or field application engineer (FAE) for support. Local sales offices are also available to help customers. More information regarding your local representative is available at the Silego website or send a request to <a href="mailto:info@silego.com">info@silego.com</a>

#### **Contact Silego Directly**

Silego can be contacted directly via e-mail at info@silego.com or user submission form, located at the following URL:

http://support.silego.com/

#### Other Information

The latest Silego Technology press releases, listing of seminars and events, listings of world wide Silego Technology offices and representatives are all available at <a href="http://www.silego.com/">http://www.silego.com/</a>

THIS PRODUCT HAS BEEN DESIGNED AND QUALIFIED FOR THE CONSUMER MARKET. APPLICATIONS OR USES AS CRITICAL COMPONENTS IN LIFE SUPPORT DEVICES OR SYSTEMS ARE NOT AUTHORIZED. SILEGO TECHNOLOGY DOES NOT ASSUME ANY LIABILITY ARISING OUT OF SUCH APPLICATIONS OR USES OF ITS PRODUCTS. SILEGO TECHNOLOGY RESERVES THE RIGHT TO IMPROVE PRODUCT DESIGN, FUNCTIONS AND RELIABILITY WITHOUT NOTICE.

000-000C55545-101 Page 20 of 20